Claims
- 1. A vector pattern processing circuit for a bit map display system including a display unit having a plurality of memory regions in matrix form defined in a plane of said display unit, each memory region forming N.times.N dots, comprising:
- first and second memory means arranged in parallel for storing a plurality of words formed in a matrix, each word having an N.times.N bits structure, said words in said first memory means corresponding to dot data of a first group of diagonally arranged memory regions of said display unit and said words in said second memory means corresponding to dot data of a second group of diagonally arranged memory regions of said display unit;
- first word register means, operatively connected to said first memory means, for storing dot data of said first diagonally arranged memory region group;
- second word register means operatively connected to said second memory means for storing dot data of said second diagonally arranged memory region group;
- vector pattern generation circuit means for receiving start and end coordinates in said diagonally arranged memory regions defining a processing vector pattern, for generating vector pattern dot data arranged in a plane defined by a horizontal axis and a vertical axis perpendicular to said primary axis in response to a gradient of said vector pattern, and for generating control signals for selecting one word from each other of said first and second memory means in accordance with said gradients of said vector pattern;
- bit setting circuit means, operatively connected between said first and second word register means and said vector pattern generation circuit means, for energizing one of said first and second word register means in response to said pattern dot data from said vector pattern generation circuit means, and for setting a bit to said energized word register means in each dot data generation time at said vector pattern generation circuit means, so that each of said pattern dot data is set in the corresponding word register means for storing dot data of the corresponding diagonally arranged memory unit; and
- store control circuit means, operatively connected to said first and second memory means and said vector pattern generation circuit means, for receiving said start coordinate and addressing at least one address of a word in one of said memory means defined by said start coordinate and said control signals, so that at least one data set stored in one of said word register means is stored in said word of the corresponding memory means defined by said address.
- 2. A vector pattern processing circuit according to claim 1, wherein said store control circuit means includes means for addressing for one word defined by said coordinate and another word in another memory unit and corresponding to a memory region defined in said plane of said display unit adjacent to a memory region of said one word in a forward direction of said vertical axis, when said bit setting is effected to said word register means.
- 3. A vector pattern processing circuit according to calim 2, wherein said store control circuit means includes means for updating said coordinate in response to a generation of said pattern dot data at said vector pattern generation circuit means.
- 4. A vector pattern processing circuit according to claim 3, wherein said vector pattern generation circuit means includes a digital differential analyzer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-009564 |
Jan 1986 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 003,844, filed on Jan. 16, 1987, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
3844 |
Jan 1987 |
|