Claims
- 1. A method of generating a stepped sinusodial waveform having a positive half cycle and a negative half cycle by approximation by summing a plurality of rectangular pulses, each said rectangular pulse having a leading edge and a trailing edge comprising the steps of:
- (a) generating a set of n successive positive rectangular pulse, each of said pulses having an equal amplitude and each of said pulses having a different phase shift with respect to a reference, the trailing edge of the nth one of said positive rectangular pulses being the nth down-step of said positive half cycle of said sinusodial waveform, where n is a positive integer greater than 1;
- (b) generating a set of n successive negative rectangular pulses, each of said n successive negative pulses having an equal amplitude and each of said negative pulses having a different phase shift with respect to a reference, the trailing edge of the n.sup.th one of said negative pulses being the n.sup.th up-step of said negative half cycle of said sinusodial waveform:
- (c) adding each of said n positive pulses and each of said n negative pulses to obtain said sinusodial waveform.
- 2. The method of claim 1 wherein each n.sup.th positive pulse has a duration that is equal to the duration of the corresponding n.sup.th negative pulse.
- 3. The method of claims 1 or 2 wherein each of said n positive pulses is a voltage pulse formed across one of n primary coils of n transformers and each of said negative pulses is a voltage pulse formed across a corresponding one of said n primary coils.
- 4. A transistor drive network comprising:
- an input transistor having a base, emitter and collector;
- a transformer having a primary winding connected in series with the emitter-collector path of said input transistor and having a secondary winding;
- a voltage supply connected across said transformer's primary winding;
- a capacitor connected across a first portion of said secondary winding;
- a Darlington transistor pair having an inner and an outer transistor, said inner transistor having an input connected across a second portion of said secondary winding;
- transistor means connected to said capacitor and to said outer transistor for reverse-biasing said outer transistor in response to turn-off of said input transistor.
- 5. A network comprising:
- an input terminal;
- a non-inverting open collector buffer connected to said input terminal;
- an inverting open collector buffer connected to said input terminal;
- a first capacitor having first and second terminals and having its first terminal connected to the output of said non-inverting open collector buffer and having its second terminal connected to ground;
- a second capacitor having first and second terminals and having its first terminal connected to the output of said inverting open collector buffer and having its second terminal connected to ground;
- a first Schmitt-trigger buffer connected to said non-inverting open collector buffer;
- a second Schmitt-trigger buffer connected to said inverting open collector buffer; and
- first and second buffer inverters connected respectively to said first and second Schmitt-trigger buffers.
- 6. A method of controlling the amplitude of a sinusodial type waveform comprising the steps of:
- (a) generating a first sinusoid having a positive half cycle and a negative half cycle with the method comprising the steps of:
- generating a first set of n successive positive rectangular pulses, where n is a positive integer greater than 1, each of said pulses having an equal amplitude and each of said pulses having a different phase shift with respect to a reference, the tailing edge of the n.sup.th one of said positive rectangular pulses being the n.sup.th down-step of said positive half cycle of said first sinusoid, where n is a positive integer;
- generating a first set of n successive negative rectangular pulses, each of said n successive negative pulses having an equal amplitude and each of said negative pulses having a different phase shift with respect to a reference, the trailing edge of the n.sup.th one of said negative pulses being the n.sup.th up-step of said negative half cycle of said first sinusoid;
- adding each of said n positive pulses of said first set of n succesive positive rectangular pulses and each of said n negative pulses of said first set of n successive negative rectangular pulses to obtain said first sinusoid;
- (b) generating a second sinusoid having a positive half cycle and a negative half cycle by the method comprising the steps of:
- generating a second set of n successive positive rectangular pulses, each of said pulses having an equal ampitude and each of said pulses having a different phase shift with respect to a reference, the trailing edge of the n.sup.th one of said positive rectangular pulses being the n.sup.th down-step of said positive half cycle of said second sinusoid, wheren is a positive integer;
- generating a second set of n successive negative rectangular pulses, each of said n successive negative pulses having an equal amplitude and each of said negative pulses having a different phases shift with respect to a reference, the trailing edge of the n.sup.th one of said negative pulses being the n.sup.th up-step of said negative half cycle of said second sinusoid;
- adding each of said n positive pulses of said second set of n succesive positive rectangular pulses and each of said n negative pulse of said second set of n successive negative rectangular pulses to obtain said second sinusoid;
- (c) adding said first sinusoid to said second sinusoid to obtain a sum sinusoid; and
- (d) selectively varying the phase shift between said first and second sinusoids to thereby control the ampitude of said sum sinusoid.
- 7. In a network including n switching means where n is a positive integer, each having an input and an output, each having a non-conducting output condition and a conducting output condition and each for switching from said non-conducting condition to said conducting condition in response to receipt of a trigger signal at said input, and further including n transformers, each of said n transformers having a primary winding and a secondary winding, the primary winding of each of said n transformers being connected to said output of a different one of said n switching means, said secondary windings being connected in series, the improvement comprising:
- a digital network operably coupled to the inputs of said n switching means, said digital network including read-only-memory means operably coupled to said n switching means for providing digital input signals to said n switching means.
- 8. The network of claim 7 wherein said digital network further comprises:
- a clock signal generator;
- a counter coupled to said clock signal generator, the output of said counter being connected to said read-only-memory means.
- 9. The network of claim 8 further comprising: delay circuit means coupled to the output of said read-only-memory means for providing at least one output trigger signal and at least one delayed output trigger signal to each of said switching means.
- 10. The network of claim 9 wherein:
- said read-only-memory means comprises a first set of n read-only-memories connected to said counter and a second set of n read-only-memories connected to said counter.
- 11. The network of claim 10 wherein said delay circuit means comprises:
- a first set of n delay circuits each being connected to one of said n read-only-memories of said first set of n read-only-memories; and
- a second set of n delay circuits each being connected to one of said n read-only-memories of said first set of n read-only-memories;
- a third set of n delay circuits each being connected to one of said n read-only memories of said second set of read-only-memories; and
- a fourth set of n delay circuits each being connected to one of said n read-only-memories of said second set of read-only-memories.
- 12. The network of claim 11 wherein each of said n delay circuits of said first set of n delay circuits and each of said n delay circuits of said third set of n delay circuits comprises:
- a buffer amplifier;
- an inverting network connected to the output of said buffer amplifier;
- a shunt capacitor connected between said buffer amplifier and said inverting network; and
- an inverting buffer network connected to the output of said inverting network.
- 13. The network of claims 11 or 12 wherein each of said n delay circuits of said second and fourth sets of n delay circuits comprises:
- an inverting buffer amplifier;
- an inverting network connected to the output of said buffer amplifier;
- a shunt capacitor connected between said buffer amplifier and said inverting network; and
- an inverting buffer network connected to the output of said inverting network.
- 14. The network of claim 13 wherein:
- each of said inverting networks connected to the output of said buffer amplifiers comprises a Schmitt-trigger inverter.
- 15. The network of claim 12 wherein:
- each of said inverting networks connected to the output of said buffer amplifiers comprises a Schmitt-trigger inverter.
- 16. A network comprising:
- a first set of n switching mean where n is a positive integer, each having an input and an output, each having a non-conducting output condition and a conducting output condition and each for switching from said non-conducting condition to said conducting condition in response to receipt of a trigger signal at said input and further including n transformers, each of said n transformers having a primary winding and a secondary winding, the primary winding of each of said n transformers being connected to said output of a different one of said n switching means, said secondary windings being connected in series;
- a second set of n switching means, each having an input and an output, each having a non-conducting output condition and a conducting output condition and each for switching from said non-conducting condition to said conducting condition in response to receipt of a trigger signal at said input and further including n transformers, each of said n transformers having a primary winding and a secondary winding, the primary winding of each of said n transformers being connected to said output of a different one of said n switching means, said secondary windings being connected in series;
- said series connection of secondary windings associated with said first set of n switching means being connected in series with said series connection of secondary windings associated with said second set of n switching means;
- first digital network means operably coupled to the inputs of said first set of n switching means for providing trigger signals to said n switching means;
- second digital network means operably coupled to the inputs of said second set of n switching means for providing trigger signals to said n switching means.
- 17. The network of claim 16 further comprising:
- a clock signal generator operably connected to said first and second digital network means.
- 18. The network of claim 17 further comprising:
- means connected to said first and second digital network means for varying the phase angle between the output signal developed across said secondary windings associated with said first set of n switching means from the phase angle of the output signal developed across said secondary windings associated with said second set of n switching means.
- 19. The network of claim 18 wherein said phase angle varying means comprises:
- feedback means operably coupled to said series connected transformer secondary windings and to said first and second digital network means.
- 20. The network of claim 19 wherein said feedback means comprises:
- means for sensing the current through said secondary windings; and
- means operably coupled to said sensing means for comparing the value of current sensed by said sensing means with a reference value and for generating an error signal equal to the difference between said sensed value and said reference value.
- 21. The network of claim 20 wherein said comparing means comprises:
- a rectifier connected to said sensing means;
- a scaler connected to said rectifier;
- an analog-to-digital converter connected to said scaler; and
- a comparator network connected to said analog-to-digital converter.
- 22. The network of claim 21 wherein:
- each of said n switching means comprises a four-armed transistor switching bridge.
- 23. The network of claim 22 wherein said first and second digital network means each comprise:
- a counter;
- first and second sets of n read-only-memories connected to said counter; and
- a first and second delay network connected to each of said n read-only-memories.
- 24. The network of claim 23 further comprising: means connected to said comparator network and to each counter for converting said error signal to first and second binary count values and for enabling at a predetermined time and shifting of the count of said first digital network counter to said first binary count value and for enabling at said predetermined time the shifting of the count of said second digital network counter to said second binary count value.
- 25. The network of claim 24 wherein said means for converting and enabling comprises:
- an array of read-only-memories connected to the output of said comparator network;
- a first arithmetic logic unit connected to said array and to said first digital network counter; and
- a second arithmetic logic unit connected to said array and to said second digital network counter.
- 26. The network of claim 25 wherein said converting and enabling means further comprises:
- a third arithmetic logic unit having an input connected to the outputs of each of said first and second digital logic network counters; and
- a correlator connected to the output of said third arithmetic logic unit and to each of said first and second digital logic network counters.
- 27. The network of claim 26 further comprising:
- a fourth arithmetic logic unit having inputs coupled to the outputs of each of said first and second digital logic network counters and having an output connected to said array of read-only-memories.
- 28. The network of claims 7 or 16 wherein each of said n switching means comprises:
- a four-arm transistor switching bridge.
- 29. The network of claim 28 wherein each arm of said four-arm transistor switching bridges comprises:
- an input transistor having a base, emitter and collector;
- a transformer having a primary winding connected in series with the emitter-collector path of said input transistor and having a secondary winding;
- a voltage supply connected across said transformer's primary winding;
- a capacitor connected across a first portion of said secondary winding;
- a Darlington transistor configuration having an inner and an outer transistor, said inner transistor having an input connected across a second portion of said secondary winding;
- transistor means connected to said capacitor and to said outer transistor for reverse-biasing said outer transistor in response to turn-off of said input transistor.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government of the United States of America for governmental purposes without the payment of any royalties thereon or therefor.
US Referenced Citations (10)