Claims
- 1. For use with a sensor array arrangement, which senses both a desired signal and interference signals having an intensity and characterized by relative amplitudes and phases, comprising a first plurality of sensors connected to a combining matrix having a second plurality of outputs, an adaptive signal processor for causing constant convergence of weights which reduce the intensity of interference signals, while preserving the desired signal, independently of signal parameters at an output terminal means of said adaptive processor;
- said second plurality being less than or equal to said first plurality;
- said adaptive signal processor comprising:
- a third plurality of adaptive control loops;
- said third plurality being less than or equal to said second plurality;
- (A) each said control loop comprising:
- each input terminal connected to a different one of said second plurality of outputs of said combining matrix;
- a first power divider having an input terminal, a first output terminal and a second output terminal, the input terminal of said control loop being connected to the input terminal of said first power divider;
- a second power divider having an input terminal, a first output terminal and a second output terminal;
- the first output terminal of said first power divider being connected to the input terminal of said second power divider;
- a first complex weighter means having first input terminal means, second input terminal means and output terminal means;
- the second output terminal of said second power divider being connected to the first input terminal means of said first complex weighter means;
- complex correlator means having first input terminal means, second input terminal means and output terminal means;
- the first output terminal of said second power divider being connected to the first input terminal means of said complex correlator means;
- a filter arrangement having input terminal means and a first and second output terminal means;
- the input terminal means of said filter arrangement being connected to the output terminal means of said complex correlator means;
- the first output terminal means of said filter arrangement being connected to the second input terminal means of said first complex weighter means;
- second complex weighter means having first input terminal means, second input terminal means and output terminal means;
- the second output terminal means of said filter arrangement being connected to the second input terminal means of said second complex weighter means;
- the second output terminal of said first power divider being connected to the first input terminal means of said second complex weighter means;
- (B) said loops being closed by:
- first summer means having a plurality of input terminals, said plurality being equal to said second plurality, and an output terminal means;
- one input terminal of said first summer means being connected to a source of a reference signal;
- the input terminals of said first summer means being connected to said output terminal means of said second complex weighter means of respective ones of the control loops;
- second summer means having a plurality of input terminals equal to said third plurality and an output terminal;
- the input terminals of said second summer means being connected to said output terminal means of said first complex weighter means of respective ones of the control loops;
- a third power divider having an input terminal, a first output terminal and a second output terminal;
- the input terminal of said third power divider being connected to the output terminal means of said first summer means;
- third summer means having first input terminal, a second input terminal and an output terminal;
- the first input terminal of said third summer means being connected to the first output terminal of said third power divider;
- a fourth power divider having an input terminal and a plurality of output terminal equal to said third plurality;
- the input terminal of said fourth power divider being connected to the output terminal of said third summer means;
- the output terminals of said fourth power divider being connected to second input terminals of complex correlator means of respective ones of said control loops; and
- the second output terminal of said third power divider comprising output terminal means of said adaptive signal processor;
- whereby, in each said loop, said first power divider directs said desired signal and interference signals into a first path and a second path, the first path leading said desired signal and interference signals, via said second complex weighter means, which adjust said relative amplitudes and phases of said desired signal and interference signals, and subsequently via said first summer means, which causes said interference signals from all said loops to coherently subtract to zero, thereby reducing the intensity of said interference signals from all of said loops, and subsequently to the input terminal of said third power divider;
- said second path leading said desired signal and interference signals to the input terminal of said second power divider;
- said second power divider further detecting said desired signal and interference signals into a third path and a fourth path, said third path leading said desired signal and interference signals to said first input terminal means of said complex correlator means, and said fourth path leading said desired signal and interference signals, via said first complex weighter means, to said input terminal of said second summer means, and thence, to said second input terminal of said third summer means;
- said third power divider further directing any residual remnants of said interference signals and said desired signal into a fifth path which leads said desired signal and said interference signals to said output terminal means of said adaptive processor, and also into a sixth path which leads said desired signal and said interference signals to said first input terminal of said third summer means, which coherently sums the desired signal and interference signals from the sixth path and the desired signal and interference signals from the fourth path and outputs their sum to the input terminal of said fourth power divider means, said fourth power divider means then directing said sum of said desired signals and interference signals of all of said loops into said third plurality of paths each leading to a second input terminal means of said complex correlator means of respective ones of said control loops;
- said complex correlator means of each said loop correlating said desired signals and said interference signals arriving into said first input terminal means thereof via said third path with said desired signal and interference signals arriving into the the second input terminal means thereof to produce a resultant signal which is passed to said input terminal means of said filter arrangement, said resultant signal being processed by said filter arrangement so as to produce, at its first output terminal means, a first control signal which is applied to said second input terminal means of said first complex weighter means of each said loop, and, at the second output terminal means thereof, to produce a second control signal which is applied to said second input terminal means of said second complex weighter means of each said loop;
- said first complex weighter means of each loop aiding said second control signal for said second complex weighter means of each loop to achieve a constant rate of convergence to an optimal state which causes said interference signals to subtract as they pass through said first summer means thereby reducing the intensity of said interference signals at the output of said adaptive processor.
- 2. The processor as defined in claim 1 wherein said filter arrangement comprises a first RC filter having a time constant T.sub.1 and a second RC filter having a time constant T.sub.2 such that T.sub.1 is less than T.sub.2 ;
- said first RC filter having a transfer function 1/(1+sT.sub.1) and said second RC filter having a transfer function 1/(1+sT.sub.2).
- 3. The processor as defined in claim 2 wherein each said control loop further comprises a subtractor having a first input terminal and a second input terminal, said second input terminal of said subtractor being the inverting input terminal, said control loop further comprising an inverting amplifier, said inverting amplifier having voltage gain -g, an input terminal and an output terminal;
- said first RC filter having an input terminal and an output terminal and said second RC filter having an input terminal and an output terminal;
- the output terminal of said first RC filter being connected to the input terminal of said inverting amplifier, the output terminal of said inverting amplifier to the first input terminal of said subtractor and the input terminal of said second RC filter;
- the output terminal of said second RC filter being connected to the second input terminal of said subtractor through a unity-gain buffer amplifier;
- the output terminal of said subtractor being connected to the second input terminal of said first complex weighter means.
- 4. The processor as defined in claim 3 and further including attenuator means connected between the first output terminal of said third power divider and the first input terminal of said third summer.
- 5. The processor as defined in claim 4 and further comprising first amplifier means having an input terminal and an output terminal:
- the output terminal of said third summer means being connected to the input terminal of said first amplifier;
- the output terminal of said first amplifier being connected to the input terminal of said fourth power divider.
- 6. The processor as defined in claim 5 wherein said source of reference signal comprises a main beam signal provided by a .SIGMA.-output port of said combining matrix.
- 7. The signal processor as defined in claim 6 which produces signals W(t) which control adaptively the weighting circuits according to the following differential equation: ##EQU46## where W(t) is a complex vector of weight-controlling signals,
- X(t) is a complex vector of composite signals sensed by the sensor array of bandwidth B,
- C.sup.H X(t) being auxiliary outputs of the combining matrix,
- D.sup.H X(t) being a main output of the combining matrix,
- T.sub.1 is a time constant of a first single pole
- RC lowpass filter,
- T.sub.2 >2 N/B when B is defined above and N is the number of the first plurality of said weighting sensor elements;
- T.sub.2 is a time-constant of a second single-pole RC lowpass filter which governs overall convergence of the weight-controlling signals; T.sub.1 >>T.sub.2, ##EQU47## is negative DC gain of each loop, and G is feedback gain of each loop.
- 8. The processor as defined in claim 1 wherein each said complex weighter means comprises:
- a quadrature splitter having an input terminal and a first output terminal and a second output terminal;
- a 0.degree. combiner having a first input terminal, a second input terminal and an output terminal;
- said input terminal of said quadrature splitter comprising said first input terminal means of each said complex weighter;
- said output terminal of said 0.degree. combiner comprising said output terminal means of each said complex weighter;
- each said complex weighter means further comprising;
- a first multiplier having a first input terminal, a second input terminal and an output terminal;
- a second multiplier having a first input terminal, a second input terminal and an output terminal;
- said first output terminal of said quadrature splitter being connected to the first input terminal of said first multiplier, and said second output terminal of said quadrature splitter being connected to the first input terminal of said second multiplier;
- said second input terminal of said first multiplier and said second input terminal of said second multiplier comprising said second input terminal means of each said complex weighter;
- the output terminal of said first multiplier being connected to the first input terminal of said 0.degree. combiner and said output terminal of said second multiplier being connected to the second input terminal of said 0.degree. combiner.
- 9. The processor as defined in claim 8 wherein said complex correlator means comprises:
- a quadrature splitter having an input terminal and a first output terminal and a second output terminal;
- a 0.degree. splitter having an input terminal, a first output terminal and a second output terminal;
- said input terminal of said quadrature splitter comprising said first input terminal means of said complex correlator means;
- said input terminal of said 0.degree. splitter comprising said second input terminal means of said complex correlator means;
- said complex correlator means further comprising:
- a first multiplier having a first input terminal, a second input terminal and an output terminal;
- a second multiplier having a first input terminal, a second input terminal and an output terminal;
- said first output terminal of said quadrature splitter being connected to the first input terminal of said first multiplier, and said second output terminal of said quadrature splitter being connected to the first input terminal of said second multiplier;
- said output terminal of said first multiplier and said output terminal of said second multiplier comprising said output terminal means of said complex correlator means;
- the second input terminal of said first multiplier being connected to the first output terminal of said 0.degree. splitter and said second input terminal of said second multiplier being connected to the second output terminal of said 0.degree. splitter;
- a first diplex filter having an input terminal and an output terminal;
- a second diplex filter having an input terminal and an output terminal;
- the output terminal of said first multiplier of said complex correlator means being connected to the input terminal of said first diplex filter;
- the output terminal of said second multiplier being connected to the input terminal of said second diplex filter.
- 10. The processor as defined in claim 9 and further including first amplifier means having an input terminal and an output terminal and delay line means having an input terminal and an output terminal;
- the input terminal of said first amplifier means being connected to the output terminal of said delay line means;
- the output terminal of said first amplifier being connected to the input terminal of said quadrature splitter of said complex correlator means; and
- second amplifier means having an input terminal and an output terminal;
- the input terminal of said second amplifier being connected to the output terminal of said third summer means;
- the output terminal of said amplifier being connected to the input terminal of said fourth power divider.
- 11. The processor as defined in claim 10 and further including automatic gain control means for said first and second amplifiers.
- 12. The processor as defined in claim 11 wherein:
- the second output terminal of said second power divider is connected to the input terminal of said delay line means; and
- the input terminal of said first amplifier is connected to the output terminal of said delay line means.
- 13. The processor as defined in claim 12 wherein said filter arrangement comprises a first filter path having an input terminal and a first and second output terminal and a second filter path having an input terminal and a first and a second output terminal;
- said input terminal of said first filter path being connected to the output terminal of said first diplex filter and said first output terminal of said first filter path being fed to the second input terminal of said first multiplier of said first weighter means;
- the input terminal of said second filter path being connected to the output terminal of said second diplex filter, and said first output terminal of said second filter path being connected to the second input terminal of said second multiplier of said first weighter means.
- 14. The processor as defined in claim 13 wherein said first filter path comprises a first RC filter having a time constant T.sub.1 and a second RC filter having a time constant T.sub.2 such that T.sub.1 is less than T.sub.2 and a first inverting amplifier having voltage gain of -g;
- said first RC filter having an input terminal and an output terminal and said first inverting amplifier having an input and an output terminal and said second RC filter having an input terminal and an output terminal, the output terminal of said first RC filter being connected to the input terminal of said first inverting amplifier and the output terminal of said amplifier to the input terminal of said second RC filter;
- said second filter path comprising a third RC filter having a time constant T.sub.1 and a fourth RC filter having a time constant T.sub.2 such that T.sub.1 is less than T.sub.2 and a second inverting amplifier having a voltage gain of -g;
- said third RC filter having an input terminal and an output terminal and said second inverting amplifier having an input and an output terminal, and said fourth RC filter having an input terminal and an output terminal, the output terminal of said third RC filter being connected to the input terminal of said second inverting amplifier, and the output terminal of said amplifier to the input terminal of said fourth RC filter;
- said first and third RC filters having transfer functions 1/(1+sT.sub.1) and second and fourth RC filters having transfer functions 1/(1+sT.sub.2).
- 15. The processor as defined in claim 14 wherein each said control loop further comprises a first and a second subtractor and a fourth and a fifth summer, and a first and a second unity-gain buffer amplifier, each said first and second subtractor having a first input terminal and a second input terminal, the second input terminal of each said subtractors being the inverting input terminal, each said first and second subtractor further having an output terminal, said unity-gain buffer amplifiers each having an input and an output terminal and said fourth and fifth summers each having a first input terminal and a second input terminal and an output terminal;
- the output terminal of said first inverting amplifier being connected to the first input terminal of said first subtractor and also to the input terminal of said second RC filter;
- the output terminal of said second RC filter is connected to the input terminal of said first unity-gain buffer amplifier, the output terminal of said buffer is connected to said second input terminal of said first subtractor and also to the first input terminal of said fourth summer;
- the output terminal of said fourth summer is connected to the second input terminal of said first multiplier of said second complex weighter means;
- the output terminal of said third RC filter being connected to the input terminal of said second inverting amplifier, and the output terminal of said second inverting amplifier to first input terminal of said second subtractor and also to the input terminal of said fourth RC filter;
- the output terminal of said fourth RC filter being connected to the input terminal of said second unity-gain buffer amplifier, the output terminal of said unity-gain buffer amplifier to the second input terminal of said second subtractor and also to the first input terminal of said fifth summer;
- the output terminal of said fifth summer being connected to the second input terminal of said second multiplier of said second complex weighter means.
- 16. The processor as defined in claim 15 wherein said first summer means comprises:
- a sixth summer having a plurality of input terminals equal to said third plurality, and an output terminal;
- a fifth power divider having an input terminal and a first output terminal and a second output terminal;
- amplifier means having an input terminal and an output terminal; and
- a seventh summer having a first input terminal and a second input terminal and an output terminal;
- the output terminal of said sixth summer being connected to the input terminal of said fifth divider;
- the first output terminal of said fifth divider being connected to the input terminal of said amplifier;
- the second output terminal of said fifth divider comprising an alternate output of the first summer means;
- the output terminal of said amplifier being connected to the first input terminal of said seventh summer;
- the second input terminal of said seventh summer comprising the one input terminal of said first summer means which is connected to the source of reference signal;
- the plurality of input terminals is connected to said sixth summer comprising the other input terminals of said first summer means.
- 17. The processor as defined in claim 16 wherein said source of reference signal comprises a main beam signal provided by a .SIGMA.-output port of said combining matrix; and a first switch with an output terminal and a first and a second input terminal;
- the output terminal of said first switch being connected to the second input terminal of said seventh summer, the first input terminal of said first switch being connected to the .SIGMA.-output port of the said combining matrix, and the second input terminal of said first switch being connected to an external source of reference signal.
- 18. The signal processor as defined in claim 6 or 16 which produces signals W(t) which control adaptively the weighting circuits according to the following differential equation: ##EQU48## where W(t) is a complex vector of weight-controlling signals,
- X(t) is a complex vector of composite signals sensed by the sensor array of bandwidth B,
- C.sup.H X(t) being auxiliary outputs of the combining matrix,
- D.sup.H X(t) being a main output of the combining matrix,
- .delta.=T.sub.2 /(T.sub.1 +T.sub.2) is a voltage attenuation coefficient in the output feedback path,
- T.sub.1 is a time constant of a first single pole RC lowpass filter,
- T.sub.1 >2 N/B when B is defined above and N is the number of the first plurality of said sensor elements;
- T.sub.2 is a time-constant of a second single-pole RC lowpass filter which governs overall convergence of the weight-controlling signals,
- T.sub.2 >>T.sub.1,
- -g is negative DC gain of each loop, and
- G is feedback gain.
- 19. The signal processor as defined in claim 6 or 17 which produces signal W(t) which controls adaptively the weighting circuits according to the following equation:
- W(t)-W(0)=(1-e.sup.-t/T.sub.2)(W.sub.opt -W(0))
- where
- W(0) is the initial condition weight vector,
- W.sub.opt =[I(1/gG)+C.sup.H RC].sup.-1 C.sup.H RD is the optimal steady-state weight-vector where R=X(t)X.sup.H (t).
- 20. The processor as defined in claim 1 wherein said filter arrangement comprises a first RC filter having a time constant T.sub.1 and a second RC filter having a time constant T.sub.2 such that T.sub.2 is much less than T.sub.1 ;
- said first RC filter having a transfer function 1/(1+sT.sub.1) and said second RC filter having a transfer function 1/(1+sT.sub.2).
- 21. The processor as defined in claim 20 wherein each said control loop further comprises a subtractor having a first input terminal and a second input terminal, said second input terminal of said control loop being the inverting input terminal, said control loop further comprising an output terminal and an inverting amplifier, said inverting amplifier having voltage gain -gT.sub.1 /T.sub.2, an input terminal and an output terminal;
- said first RC filter having an input terminal and an output terminal and said second RC filter having an input terminal and an output terminal;
- the output terminal of said first RC filter being connected to the input terminal of said inverting amplifier, the output terminal of said inverting amplifier to the first input terminal of said subtractor and the input terminal of said second RC filter;
- the output terminal of said second RC filter being connected to the second input terminal of said subtractor through a unity-gain buffer amplifier;
- the output terminal of said subtractor being connected to the second input terminal of said first complex weighter means.
- 22. The processor as defined in claim 21 and further including attenuator means connected between the first output terminal of said third power divider and the first input terminal of said third summer.
- 23. The processor as defined in claim 22 and further comprising first amplifier means having an input terminal and an output terminal;
- the output terminal of said third summer means being connected to the input terminal of said first amplifier;
- the output terminal of said first amplifier being connected to the input terminal of said fourth power divider.
- 24. The processor as defined in claim 23 wherein said first filter path comprises a first RC filter having a time constant T.sub.1 and a second RC filter having a time constant T.sub.2 such that T.sub.2 is less than T.sub.1 and a first inverting amplifier having voltage gain of -gT.sub.1 /T.sub.2 ;
- said first RC filter having an input terminal and an output terminal and said first inverting amplifier having an input and an output terminal and said second RC filter having an input terminal and an output terminal, the output terminal of said first RC filter being connected to the input terminal of said first inverting amplifier and the output terminal of said amplifier to the input terminal of said second RC filter;
- said second filter path comprising a third RC filter having a time constant T.sub.1 and a fourth RC filter having a time constant T.sub.2 such that T.sub.2 is less than T.sub.1 and a second inverting amplifier having a voltage gain of -gT.sub.1 /T.sub.2 ;
- said third RC filter having an input terminal and an output terminal and said second inverting amplifier having an input and an output terminal, and said fourth RC filter having an input terminal and an output terminal, the output terminal of said third RC filter being connected to the input terminal of said second inverting amplifier, and the output terminal of said amplifier to the input terminal of said fourth RC filter;
- said first and third RC filters having transfer functions 1/(1+sT.sub.1) and second and fourth RC filters having transfer functions 1/(1+sT.sub.2).
- 25. The processor as defined in claim 24 wherein each said control loop further comprises a first and a second subtractor and a fourth and a fifth summer. and a first and a second unity-gain buffer amplifier, each said first and second subtractor having a first input terminal and a second input terminal, the second input terminal of each said subtractors being the inverting input terminal, each said first and second subtractor further having an output terminal, said unity-gain buffer amplifiers each having an input and an output terminal and said fourth and fifth summers each having a first input terminal and a second input terminal and an output terminal;
- the output terminal of said first inverting amplifier being connected to the first input terminal of said first subtractor and also to the input terminal of said second RC filter;
- the output terminal of said second RC filter being connected to the input terminal of said first unity gain buffer amplifier, the output terminal of said buffer to second input terminal of said first subtractor and also to the first input terminal of said fourth summer;
- the output terminal of said fourth summer being connected to the second input terminal of said first multiplier of said second complex weighter means;
- the output terminal of said third RC filter being connected to the input terminal of said second inverting amplifier, and the output terminal of said second inverting amplifier to first input terminal of said second subtractor and also to the input terminal of said fourth RC filter;
- the output terminal of said fourth RC filter being connected to the input terminal of said second unity gain buffer amplifier, the output terminal of said unity-gain buffer amplifier to the second input terminal of said second subtractor and also to the first input terminal of said fifth summer;
- the output terminal of said fifth summer being connected to the second input terminal of said second multiplier of said second complex weighter means.
- 26. The processor as defined in claim 25 wherein said first summer means comprises:
- a sixth summer having a plurality of input terminals equal to said third plurality, and an output terminal;
- a fifth power divider having an input terminal and a first output terminal and a second output terminal;
- amplifier means having an input terminal and an output terminal; and
- a seventh summer having a first input terminal and a second input terminal and an output terminal;
- the output terminal of said sixth summer being connected to the input terminal of said fifth divider;
- the first output terminal of said fifth divider being connected to the input terminal of said amplifier;
- the second output terminal of said fifth divider comprising an alternate output of the first summer means;
- the output terminal of said amplifier being connected to the first input terminal of said seventh summer;
- the second input terminal of said seventh summer comprising the one input terminal of said first summer means which is connected to the source of reference signal;
- the plurality of input terminals to said sixth summer comprising the other input terminals of said first summer means.
- 27. The processor as defined in claim 26 wherein said source of reference signal comprises a main beam signal provided by a .SIGMA.-output port of said combining matrix; and a first switch with an output terminal and a first and a second input terminal;
- the output terminal of said first switch being connected to the second input terminal of said seventh summer, the first input terminal of said first switch being connected to the .SIGMA.-output port of said combining matrix, and the second input terminal of said first switch being connected to an external source of reference signal.
- 28. The processor as defined claim 23 wherein said source of reference signal comprises a main beam signal provided by a .SIGMA.-output port of said combining matrix.
- 29. The signal processor as defined in claim 28 which produces signals W(t) which control adaptively the weighting circuits according to the following differential equation: ##EQU49## where W(t) is a complex vector of weight-controlling signals,
- X(t) is a complex vector of composite signals sensed by the sensor array of bandwidth B,
- C.sup.H X(t) being auxiliary outputs of the combining matrix,
- D.sup.H X(t) being a main output of the combining matrix,
- T.sup.1 is a time constant of a first single pole RC lowpass filter,
- T.sub.2 >2 N/B when B is defined above and N is the number of the first plurality of said sensor elements;
- T.sub.2 is a time-constant of a second single-pole RC lowpass filter which governs overall convergence of the weight-controlling signals,
- T.sub.1 >>T.sub.2, ##EQU50## is negative DC gain of each loop, and G is feed back gain of each loop.
- 30. The signal processor as defined in claim 28 which produces signal W(t) which controls adaptively the weighting circuits according to the following equation:
- W(t)-W(0)=(1-e.sup.-t /T.sub.2)(W.sub.opt -W(0))
- where
- W(0) is the initial condition weight vector,
- W.sub.opt =[I(T.sub.2 /gGT.sub.1)+C.sup.H RC].sup.-1 C.sup.H RD is an optimal steady-state weight-vector where R=X(t)X.sup.H (t).
- 31. In combination with an array of a number of sensor elements adapted to sense both desired signals and interference signals having an intensity characterized by frequencies, relative phases and amplitudes having a broad range of values, an adaptive signal processor, having an output, for producing constant convergence of weights which reduce the intensity of interference signals while preserving the desired signals at the output of said adaptive signal processor, independently of signal parameters, comprising:
- a combining network;
- a plurality of coherent receivers equal to or less than the number of sensor elements;
- said combining network interconnecting at least some of the sensor elements with at least some of said coherent receivers;
- said adaptive signal processor further comprising a plurality of loops less than or equal to the plurality of said coherent receivers, said loops having outputs;
- each said coherent receiver being connected to an input of a respective one of said loops when said plurality of coherent receivers is equal to the plurality of loops and one coherent receiver being connected to one input of a summing circuit, having an output, when the plurality of coherent receivers is one more than the plurality of loops;
- the outputs of said loops being connected to said summing circuit;
- common circuitry for closing all of said loops including said summing circuit and dividing circuits;
- said adaptive signal processor effecting adaptive weight controlling signals which converge with a constant, stable rate to their steady state due to an optimal feedback signal provided by said summing circuit and said dividing circuits of said adaptive signal processor;
- said combining network and said coherent receivers changing said amplitudes and frequencies and relative phases of said interference signals and said desired signals to a second range of values;
- said loops containing and controlling said weights which adjust said relative phases and amplitudes of said interference signals and said desired signals in a fixed amount of time which is independent of said signal parameters so that when said weights have reached steady state values, said weights cause said interference signals to be subtracted within said summing circuit, thereby reducing the intensity of said interfering signals;
- said summing circuit providing optimal feedback signals to said loops in order to cause said loops to adjust said weights in the above-described fashion.
- 32. The combination as defined in claim 31 which adaptively controls variable complex weighting circuits so as to suppress the interference signals at the output of said summing circuit in a set amount of time, the time being determined solely by circuit parameters meters of said loops and independent of the signal environment of the array of sensor elements;
- said constant convergence of weights converging in time to optimum values following Newton-Raphson technique of iterating a weight-vector solution to a point of zero gradient of an hyper-paraboloidal performance surface with respect to a weight vector.
- 33. The signal processor as defined in claim 32 which additionally adaptively controls additional variable complex weighting circuits by time-derivatives of weight-controlling signals, said time-derivatives being premultiplied by a time constant of exponential convergence in time of the said weight-controlling signals.
- 34. The signal processor as defined in claim 33 wherein one output from said combining network is mathematically summed with the outputs of said loops in a first summer, so as to eliminate the interference signals from among the signals sensed to thereby provide at the output of said processor the desired signals, and to further provide a sample of said output signal to a second summer.
- 35. The signal processor as defined in claim 34 wherein said summing circuitry also contains a third summer, having an output, which mathematically sums the derivative weighted signals and adds this output to the sample of output from the first summer; and
- amplifier means for amplifying the output of said third summer and distributing equal samples of it via a splitter to feedback inputs of the weight-controlling circuits.
- 36. The signal processor as defined in claim 35 which produces signals W(t) which control adaptively the weighting circuits according to the following differential equation: ##EQU51## where W(t) is a complex vector of weight-controlling signals,
- X(t) is a complex vector of composite signals sensed by the sensor array of bandwidth B,
- C.sup.H X(t) being auxiliary outputs of the combining matrix,
- D.sup.H X(t) being a main output of the combining matrix,
- .delta.=T.sub.2 /(T.sub.1 +T.sub.2) is a voltage attenuation coefficient in the output feedback path,
- T.sub.1 is a time constant of a first single pole RC lowpass filter,
- T.sub.1 >2 N/B when B is defined above and N is the number of the first plurality of said sensor elements;
- T.sub.2 is a time-constant of a second single-pole RC lowpass filter which governs overall convergence of the weight-controlling signals,
- T.sub.2 >>T.sub.1,
- -g is negative DC gain of each loop, and
- G is feedback gain of each loop.
- 37. The signal processor as defined in claim 35 which produces signal W(t) which controls adaptively the weighting circuits according to the following equation:
- W(t)-W(0)=(1-e.sup.-t /T.sub.2)(W.sub.opt -W(0))
- where
- W(0) is an initial condition weight vector,
- W.sub.opt =[I(1/gG)+C.sup.H RC].sup.-1 C.sup.H RD is an optimal steady-state weight-vector where R=X(t)X.sup.H (t).
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of continuation-in-part application Ser. No. 115,246 filed 10-30-87, now abandoned, which is a continuation-in-part of parent application Ser. No. 782,551, filed 10-1-85 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4136314 |
Blackmer et al. |
Jan 1979 |
|
4509132 |
Kavaya |
Apr 1985 |
|
4719581 |
Sakamoto et al. |
Jan 1988 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
57-062468 |
Apr 1982 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Compton, Jr., "Improved Feedback Loop for Adaptive Arrays", IEEE Transactions on Aerospace, vol. AES-16, No. 2, Mar. 1980, pp. 159-168. |
Gabriel, "Adaptive Arrays-An Introduction", Proceedings of the IEEE, vol. 64, No. 2, Feb. 1976, pp. 239-272. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
115246 |
Oct 1987 |
|
Parent |
782551 |
Oct 1985 |
|