The present disclosure relates to the field of radio frequency (RF) receivers, and in particular to an RF receiver capable of selecting a channel from a plurality of sub-bands.
Mobile handsets today are often required to address multiple RF standards, such as 2G (second generation), 3G, 4G, GPS (global positioning system), WiFi (wireless fidelity), Bluetooth, etc. In order to keep manufacturing and test costs as low as possible, the number of discrete devices used to implement an RF receiver for a given standard has shrunk from several hundreds to just a few tens. There is also a move towards fully-integrated solutions.
A classical solution is to use a super-heterodyne architecture to down-convert the RF signal to a given intermediate frequency (IF). The RF channel selection in architectures of this type could be performed using one of two different approaches.
One approach would be to use an RF clock synthesizer to down-convert the signal to the given IF, and use an external off-chip VCO (voltage controlled oscillator) component, so as to provide a local oscillator for mixing the signal and performing down conversion. In addition, it is typical to use a quartz filter, centered at the IF, to filter out any interferers. The main limitation of this solution is that a high phase noise requirement prevents the integration of VCO itself. Furthermore, the lack of re-configurability of the off-chip component prevents several standards having different channel bandwidths from being addressed with a single component.
An alternative approach would be to use a fixed frequency synthesizer to perform the down-conversion, and performing the filtering using a versatile filter. However, reconfigurability of the central frequency is practically impossible to achieve in such a case, and the constraint in terms of bandwidth is extremely high.
The publication by Pui-In Mak et al. entitled “Two-step Channel Selection—A Novel Technique for Reconfigurable Multistandard Transceiver Front-Ends”, IEEE Transactions on Circuits and Systems-I: Regular papers, Vol. 52, No. 7, July 2005, proposes a partition of the channel selection process between RF and IF analog front-ends, such that only a coarse selection is necessary at the RF, and a fine selection is completed at the IF.
However, while the solution described by Mak et al. provides a good trade-off between the two previously described solutions, it has drawbacks in terms of the accuracy of the frequency selection, and the quality factor that can be achieved.
There is thus a need for an alternative receiver architecture providing channel selection with improved precision and a higher quality factor with respect to existing solutions, and for a solution permitting reconfigurability for multistandard operation.
It is an aim of embodiments of the present description to at least partially address one or more needs in the prior art.
According to one aspect, there is provided an RF receiver comprising: a down-converting and sampling circuit adapted to: receive an RF input signal having a signal band comprising a plurality of sub-bands, each sub-band comprising a plurality of channels separated by frequency channel spaces; perform frequency transposition and sampling to generate a discrete time signal in which a selected one of the plurality of sub-bands is brought from an initial frequency band to a lower frequency band; and a discrete time filter having a variable pass band, the central frequency (f0) of the discrete time filter being controllable to select any one of the plurality of channels of the selected sub-band.
According to one embodiment, the discrete time filter is controllable to select a first channel of the selected sub-band by bringing the central frequency of the discrete time filter to a frequency of the first channel.
According to one embodiment, the down-converting and sampling circuit comprises: a first transposition circuit adapted to transpose the selected sub-band from the initial frequency band to an intermediate frequency band based on a first frequency signal; a frequency signal generation circuit adapted to generate the first frequency signal based on an initial frequency signal generated as a function of the sub-band to be selected; and a second transposition circuit adapted to transpose the selected sub-band from the intermediate frequency band to the lower frequency band.
According to one embodiment, the first transposition circuit comprises a mixer adapted to mix the RF input signal with the first frequency signal to generate an intermediate signal; the down-converting and sampling circuit comprises a sampling circuit driven by a second frequency signal to sample the intermediate signal and to generate an intermediate discrete time signal; and the second frequency signal is generated by the frequency signal generation circuit based on the initial frequency signal.
According to one embodiment, the frequency signal generation circuit is adapted to generate the second frequency signal by dividing the initial frequency signal by an integer.
According to one embodiment, the second transposition circuit comprises: a decimator adapted to decimate the signal at the central frequency of the intermediate frequency band and transpose the intermediate frequency band to the lower frequency band, wherein decimation decreases the sampling rate to fd=fs/Md, where fs is the frequency of the second frequency signal, and Md is the decimation order of the decimator equal to an odd integer of 3 or more; and an anti-aliasing filter adapted to perform anti-aliasing filtering prior to the decimation, wherein the anti-aliasing filter is adapted to have a pass band of a bandwidth equal to or greater than the combined bandwidth of the plurality of channels.
According to one embodiment, the anti-aliasing filter comprises: an IIR filter stage adapted to receive the selected sub-band at the intermediate frequency band; and an FIR filter coupled to an output of the IIR filter.
According to one embodiment, the anti-aliasing filter is configured to have: a central frequency at fs/4, where fs is the frequency of the second frequency signal; a pass bandwidth equal to or greater than the bandwidth of the selected sub-band; and rejection band characteristics rejecting the signal at IF10+m*fd, where IF10 is the central frequency of the anti-aliasing filter, m is an integer equal or greater than 1, and fd is equal to the frequency fs/Md.
According to one embodiment, the frequency signal generation circuit comprises a phase locked loop having a feedback path comprising a division circuit adapted to divide the initial frequency signal by an integer N, wherein the value of N is adjusted based on the sub-band to be selected.
According to one embodiment, the discrete time filter is an IIR discrete time processing filter having a transfer function Hc(z) based on the equation:
where Gv is a voltage gain of the filter, and α, β and γ are coefficients, and wherein the coefficients α and γ are variable and selected such that α+γ>1.
According to one embodiment, the coefficient β is adjustable in order to control the bandwidth of the discrete time filter.
According to one embodiment, the discrete time filter comprises a plurality of switched capacitors of which at least one has a capacitance variable in order to select one of the plurality of channels of the selected sub-band.
According to one embodiment, the discrete time filter is adapted to have a passband bandwidth variable between a plurality of values, the plurality of switched capacitors further comprises at least one capacitor adapted to have a variable capacitance for selecting one of the plurality of passband bandwidths.
According to one embodiment, the discrete time filter comprises: a first operational trans-impedance amplifier having a first input coupled via a first switched capacitor to a first input for receiving a first signal component from the down-converting and sampling circuit; and a second operational trans-impedance amplifier having a second input coupled via a second switched capacitor to a second input for receiving a second signal component from the down-converting and sampling circuit.
According to one embodiment, the discrete time filter further comprises: a third capacitor coupled between the input and an output of the first operational trans-impedance amplifier; a fourth switched capacitor coupled between the input and the output of the first operational trans-impedance amplifier; a fifth capacitor coupled between the input and an output of the second operational trans-impedance amplifier; a sixth switched capacitor coupled between the input and the output of the second operational trans-impedance amplifier; a seventh switched capacitor coupled between the input of the first operational trans-impedance amplifier and the output of the second operational trans-impedance amplifier; an eighth switched capacitor coupled between the output of first operational trans-impedance amplifier and the input of the second operational trans-impedance amplifier; and a control circuit for generating selection signals for controlling the capacitance of at least one of the second, third, fourth, fifth, sixth, seventh and eighth capacitors based on the channel to be selected.
According to a further aspect, there is provided a method of RF reception comprising: receiving by an RF receiver an RF input signal having a signal band comprising a plurality of sub-bands, each sub-band comprising a plurality of channels separated by frequency channel spaces; performing frequency transposition and sampling to generate a discrete time signal in which a selected one of the plurality of sub-bands is brought from an initial frequency band to a lower frequency band; and controlling a central frequency (f0) of a discrete time filter to select any one of the plurality of channels of the selected sub-band.
The foregoing and other features and advantages will become apparent from the following detailed description of embodiments, given by way of illustration and not limitation with reference to the accompanying drawings, in which:
Throughout the present disclosure, the term “connected” is used to designate a direct electrical connection between components, whereas the term “coupled” is used to designate an electrical connection that may be direct, or may be via one or more intermediate components, such as resistors, capacitors or transistors. The term “approximately” is used to designate a range of plus or minus 10 percent of the value in question.
The receiver 100 comprises an RF antenna 102 for receiving a radio frequency input signal RFIN. The RF receiver 100 is for example capable of receiving and demodulating a channel selected from one of a plurality of sub-bands. In particular, as will be described in more detail below, the RF signal RFIN for example comprises a signal band BWRF comprising a plurality of sub-bands BWIF, each sub-band comprising 2K channels, where K is an integer equal or greater than 1. Calling the frequency spacing between each channel ΔfCH, each sub-band BWIF thus for example has a bandwidth of 2KΔfCH.
The antenna 102 is coupled to a down-converting and sampling circuit (DOWN-CONVERTING AND SAMPLING) 104. The circuit 104 for example performs frequency transposition on the RF input signal in order to bring a selected one of the sub-bands from its initial frequency band down to a lower frequency band equal to IF20±KΔfCH, where IF20 is a central frequency of the lower frequency band. The central frequency IF20 for example remains at approximately the same frequency irrespective of which of the sub-bands is selected.
The down-converting and sampling circuit 104 also for example performs sampling at a sampling frequency fs in order to generate a discrete time signal. The sampling frequency fs is for example generated by a phase-locked loop circuit (PLL CIRCUIT) 106 based on a frequency signal generated by a local oscillator (LO) 107, which is for example a VCO or the like. As represented by a dashed arrow in
The down-conversion applied to the RF signal RFIN is for example variable based on the sub-band to be selected. This variation is for example achieved by varying the frequency of the signal fs and/or of the signal fLORF provided by the phase-locked loop 106. In particular, the circuit 106 for example receives a control signal SB indicating a sub-band to be selected, and the PLL circuit 106 generates the frequency of the signal fs and/or fLORF as a function of the control signal SB. The variation in the frequency signal fs and/or fLORF is for example performed in coarse steps. Indeed, the step size between frequency levels should permit the selection of a sub-band comprising a plurality 2K of channels, rather than any single channel. This relaxation in precision with respect to the case in which channel selection is performed on the PLL side for example permits at least part of the PLL circuit 106, such as its voltage controlled oscillator (not illustrated in
The output of the down-converting and sampling circuit 104 is coupled to a discrete time filter (DTF) 108, which for example has a pass band that is slid based on a channel selection signal CH. The central frequency f0 of the filter 108 can be controlled to select one of the 2K channels of a selected sub-band. In particular, the central frequency f0 of the filter 108 is tuned to a desired kth channel of the 2K channels forming the selected sub-band so as to perform channel selection and filter out interferers. In some embodiments, the bandwidth of the filter 108 is also capable of being adjusted in order to cover multi-standard applications. Therefore, as represented by a dashed arrow in
The DTF 108 is for example an IIR (infinite impulse response) filter, for example implemented by a switched capacitor circuit comprising one or more variable capacitors for adjusting the central frequency and bandwidth of the DTF. In some embodiments described in more detail below, the DTF 108 is a biquad discrete time circuit comprising two OTAs (Operational Trans-impedance Amplifiers—not illustrated in
The output of the DTF 108 is for example coupled to an analog to digital converter 110, which converts the analog discrete time signal into a digital signal. The digital signal is for example demodulated by digital processing circuits well known to those skilled in the art and not illustrated in the figures. For example, such digital processing circuits may comprise one or more of a variable integer decimation circuit, a variable base-band channel filter and a variable interpolation/non integer decimation circuit.
A selected one of the sub-bands is transposed to the frequency band IF20±KΔfCH. For example, each of the sub-bands SB1 to SB4 are centered on RF frequencies falling in the range 400 MHz to 3 GHz. In one example, the sub-bands SB1 and SB2 are centered on frequencies of approximately 400 MHz and the sub-bands SB3 and SB4 are centered on frequencies of approximately 800 MHz, although many other frequencies would be possible. The central frequency IF20 of the lower frequency band is for example in the range of 1 MHz to 10 MHz, and in one embodiment is equal to approximately 5 MHz.
A curve 202 in
As illustrated in
As illustrated in
As illustrated in
In alternative embodiments, features of the embodiments of
As a further example, the mixer 306 of
An anti-aliasing filter 402 is for example provided between the mixer 306 and the sampling circuit 308. This filter 402 is for example an analog bandpass filter or it could be directly embedded in a current sampling. It provides anti-aliasing filtering at the frequency N·fs, as well as filtering of the image signal IMGIF1. This filter for example has a pass band centered at the frequency IF10, and a bandwidth of approximately 20 MHz.
Furthermore, a discrete time filter (DTF) 404 is for example provided before the decimator 310, and provides anti-aliasing filtering for the decimation operation as well as IF1 image rejection in view of the lower frequency band IF2. This image is positioned at −IF10+2IF20. Furthermore, the bandwidth BWIF1 of this filter is adapted to cover the whole frequency range of the selected sub-band, in other words the frequency range 2KΔfCH, so as not to filter out the signal itself. Typically, BWIF1>2KΔfCH. The DTF 404 is for example implemented by one or more IIR (infinite impulse response) filters and/or one or more FIR (finite impulse response) filters depending on the aliasing rejection level requirement.
While not illustrated in
The reference oscillator 107 is implemented by a quartz oscillator in the example of
The integer N is for example variable in order to provide a coarse frequency selection. For example, in one embodiment, an incremental change in the integer N results in a shift BWch of the signal fLORF equal to the bandwidth of a sub-band, i.e. 2KΔfCH.
The output of the circuit 306A is for example provided to the band pass filter 402 via a variable gain amplifier 514A. Similarly, the output of the circuit 306B is for example provided to the band pass filter 402 via a variable gain amplifier 514B. The sampling circuit 308 for example comprises a sampling circuit 308A for sampling the I component signal, and a further sampling circuit 308B for sampling the Q component signal. Furthermore, the decimator 310 for example comprises a decimation circuit 310A receiving the I component signal, and a decimation circuit 310B receiving the Q component signal. The ADC 110 for example comprises an ADC 110A for performing digital conversion of the I component signal, and an ADC 110B for performing digital conversion of the Q component signal.
It will be noted that the analog to digital converter 110 runs at a frequency fADC=fs/Md, where Md is the decimation order applied by the decimator 310. In some embodiments, the central frequency IF10 of the DTF 404 is set to fs/4.
An advantage of using a relatively high sampling frequency fs is that it relaxes the constraints on the image rejection performed by the RF filter 402. An advantage of using a relatively low sampling frequency fs is that it reduces the power consumption of the discrete time filters 404 and 108 and enables a lower decimation order Md to be applied by the decimator 310.
Furthermore, the frequency IF20 is equal to IF10/M4, and thus by increasing Md, the frequency IF20 can be reduced. In one embodiment, Md is an odd integer.
In one example, the above trade-offs lead to a central sampling frequency fs0 being set to approximately 126 MHz, and the decimation order Md for example being set equal 7. Furthermore, the central frequency IF10 of the intermediate frequency band is for example selected to be approximately equal to 31.5 MHz, and thus the central ADC sampling frequency fADC0 is equal to fs0/Md=18 MHz. However, many other values would be possible.
The sampling frequency fs is for example generated by the same PLL as the one used for generating the signal fLORF such that only one frequency synthesis is performed. In one embodiment, fs=fPLL/M. The PLL for example runs at R′ times the desired frequency, and thus fLORF=fPLL/R′.
The intermediate frequency band IF1 could be generated based on a local oscillator frequency fLORFup that is higher than the channel frequency fRF, such that IF1up=fLORFup−fRF, or based on a local oscillator frequency fLORFdw that is lower than the channel frequency fRF, such that IF1dw=fRF−fLORFdw. It follows that:
IF1dw=fRF−fPLL/R′=fPLL/4·M (1)
FPLL=(4·R′·M)fRF/(4·M+R′) (2)
IF1dw=R′·fRF/(4·M+R′) (3)
fLORFdw=4·M·fRF/(4·M+R′) (4)
IF1up=fPLL/R′−fRF=fPLL/4·M (5)
fPLL=(4·R′·M)fRF/(4·M·R′) (6)
IF1up=R′·fRF/(4·M·R′) (7)
fLORFup=4·M·fRF/(4·M·R′) (8)
The central frequency IF20 of the lower frequency band IF2 is the result of the down-conversion resulting from the convolution product between the Lth harmonic of fADC and the intermediate frequency band IF1. This IF20 can be expressed as follows:
The frequency of the signal fPLL generated by the phased locked loop has a finite step depending on the PLL division ratio N. The first down conversion provides an RF sub-band selection of K channels spaced by ΔfCH and performs a coarse channel selection:
fPLL=N·R′·2K·ΔfCH (10)
In one example, the product R′·2K·ΔfCH is fixed at a value of approximately 4 MHz, implying that 2K·ΔfCH=1 MHz. In the case that K=50, this implies a channel spacing ΔfCH of 10 KHz.
The value of the central frequency fRF of the selected sub-band of the RF input signal can be defined as follows based on the infradyne case of equation (4) above:
fRF=N·2K·ΔfCH·(4·M+R′)/4·M (11)
where M and N are the integers of the PLL of
The integer N is for example determined as:
N=[fRF·(4·M/2K·ΔfCH·(4·M+R′)] (14)
a graph 520 providing example values of the integer N for a frequency range of 380 to 430 MHz;
a graph 522 providing example values of the integer M for the frequency range of 380 to 430 MHz;
a graph 524 providing example values of the frequency fLORF for the frequency range of 380 to 430 MHz;
a graph 526 providing example values of the sampling frequency fs for the frequency range of 380 to 430 MHz;
a graph 528 providing example values of the central frequency IF10 of the intermediate frequency band IF1 for the frequency range of 380 to 430 MHz;
a graph 530 providing example values of the central frequency IF20 of the lower frequency band IF2 for a frequency range of 380 to 430 MHz; and
a graph 532 providing example values of the operating frequency fADC of the analog to digital converter 110A, 110B for a frequency range of 380 to 430 MHz.
IF20=minTL[(IF10−(L·fs)/Md)]
Assuming that IF10 is equal to fs/4, and that Md is odd and is thus equal to 2n+1, where n is an integer, it follows that:
IF20=fs/4Md*min(2n+1−4L),
wherein L is an integer.
The minimum is when 2n=4L, and thus n=2L. In the case that n is even, n=2p, where p is an integer, and thus the minimum is when L=p. Thus IF20=fs/4Md=fd/4. Alternatively, in the case that n is odd, n=2p+1, where p is an integer, and taking L=p+1, it follows that IF20=f/4Md*(2(2p+)+1−4p), and thus IF20=−fs/4Md=−fd/4.
For example, the filter 404 applies the sinus cardinal function, which presents a notch at each one of the aliasing frequencies, and is thus particularly well adapted to such anti-aliasing purposes. The sinus cardinal function is for example implemented by an FIR (finite impulse response) filter. To further increase the filter selectivity and improve rejection, the FIR filter is for example combined with an IIR (infinite impulse response) filtering function.
The low pass equivalent transfer function for P cascaded IIR stages and FIR stage of order Md is given as follows:
where β is a selectivity parameter.
In some embodiments, the filter is centered at fs/4. The decimation order Md is an odd number, which means that in the decimation stage, the signal is again down-converted to a frequency which is equal to IF2=fd/4. The frequency shift from 0 to fs/4 is done by substitution on the z operator as follows:
where f0 is the frequency shift. Therefore, in the case that f0=fs/4, z−mz−mjm. Thus in the case that the number P of IIR stages is equal to 3, the transfer function of the filter is for example:
The DTF 108 for example comprises two operational trans-impedance amplifiers (OTAs) 802, 804. However, the circuit of
A negative input of the OTA 802 is coupled to an input 806A of the DTF 108 receiving the I component signal VinI via a capacitor 808A of capacitance C1. A switch 810A is coupled between the capacitor 808A and the input 806A, and a switch 812A is coupled between the capacitor 808A and the negative input of the OTA 802, the switches 810A, 812A being controlled by a phase signal φ1. Furthermore, switches 814A, 816A, controlled by a phase signal φ2, are coupled between the respective nodes of the capacitor 808A and ground. The negative input of the OTA 802 is also coupled to an output of the OTA 802 via a first branch comprising a capacitor 818A of variable capacitance C3, and via a second branch comprising a capacitor 820A of variable capacitance C2 and switches 822A, 824A respectively coupling the capacitor 820A to the negative input and output of the OTA 802, the switches 822A, 824A being controlled by the phase signal φ1. A switch 826A, controlled by the phase signal φ2, is for example coupled across the nodes of the capacitor 820A.
The output of the OTA 802 for example provides the output I component signal Vout of the filter 108.
Similarly, a negative input of the OTA 804 is coupled to an input 806B of the DTF 108 receiving the Q component VinQ, via a capacitor 808B of capacitance C1. A switch 810B is coupled between the capacitor 808B and the input 806B, and a switch 812B is coupled between the capacitor 808B and the negative input of the OTA 802, the switches 810B, 812B being controlled by a phase signal φ1. Furthermore, switches 814B, 816B, controlled by a phase signal φ2, are coupled between the respective nodes of the capacitor 808B and ground. The negative input of the OTA 804 is also coupled to an output of the OTA 804 via a first branch comprising a capacitor 818B of variable capacitance C3, and via a second branch comprising a capacitor 820B of variable capacitance C2 and switches 822B, 824B respectively coupling the capacitor 820B to the negative input and output of the OTA 804, the switches 822B, 824B being controlled by the phase signal φ1. A switch 826B, controlled by the phase signal φ2, is for example coupled across the nodes of the capacitor 820B.
The output of the OTA 804 for example provides the output Q component signal VoutQ of the filter 108.
The output of the OTA 802 is coupled to the negative input of the OTA 804 via a capacitor 828 of variable capacitance Cx and switches 830 and 832 respectively coupling the capacitor 828 to the output of the OTA 802 and to the negative input of the OTA 804, the switch 830 being controlled by the phase signal φ1 and the switch 832 being controlled by the phase signal φ2. Switches 834, 836, respectively controlled by the phase signals φ1 and φ2, are coupled between the respective nodes of the capacitor 828 and ground.
The negative input of the OTA 802 is coupled to the output of the OTA 804 via a capacitor 848 of variable capacitance Cx and switches 850 and 852 respectively coupling the capacitor 848 to the negative input of the OTA 802 and to the output of the OTA 804, the switch 850 being controlled by the phase signal φ1 and the switch 852 being controlled by the phase signal φ2. Switches 854, 856, respectively controlled by the phase signals φ2 and φ1, are coupled between the respective nodes of the capacitor 848 and ground.
In operation, the phase signals φ1 and φ2 are inserted in an alternate fashion. For example, the phase signal φ1 is asserted during odd periods of a clock signal, and brought low during the even periods of the clock signal, where the phase signal φ2 is asserted during the even periods of a clock signal, and brought low during the odd periods of the clock signal. The use of the two OTAs 802, 804 and the two phase signals φ1 and φ2 permits the frequency of operation of the filter 108 to be divided by two with respect to the nominal frequency of the sampling signal fs.
The DTF 108 also for example comprises a control circuit 860 receiving signals CH and BW indicating a desired channel to be selected, and a desired bandwidth of the filter, and generating corresponding selection signals S1, S2, S3 and Sx for controlling the values of the respective variable capacitances C2, C3 and Cx. Indeed, in the example embodiment of
The complex transfer function of the filter, for a central frequency f0, can be expressed in the following form:
where α, β and γ are coefficients, and Gv is a voltage gain value. The coefficients α and γ can be expressed as:
α=β·cos(2πf0/fd)
γ=β·sin(2πf0/fd)
where fd=fs/Md, Md being the decimation order.
In the circuit of
In the circuit of
α=C3/(C2+C3)
γ=Cx/(C2+C3)
Gvc=C1/(C2+C3)
Furthermore, the sizes of the capacitances C2, C3 and Cx, and their ratios with respect to C1 can be defined as follows:
C3=C1×α/(1−β)Gv
Cx=C1×γ/(1−β)Gv
C2=C1×(1−α)/(1−β)Gv
Thus the value of C3, Cx and C2 can be set in order to achieve a desired central frequency f0 of the filter 108, as determined by the sum of the coefficients α and γ, and a desired bandwidth of the filter 108, as determined by the value of β. It will be noted that C1 remains a degree of freedom. From this set of equations, it can be shown that the sum α+γ can be expressed as:
α+γ=(C3+Cx)/(C2+C3)
Therefore, a negative sliding of the central frequency f0 can be achieved by making Cx>C2.
In some embodiments, all of the capacitors C1, C2, C3 and Cx in
α=n3/(n2+n3)
γ=nx/(n2+n3)
Gvc=n1/(n2+n3)
α+γ=(n3+nx)/(n2+n3)
For example, for a voltage gain value Gv of 40, and for a common capacitance unit Cu of 2.2×10−13 F, the following table provides examples of the integer multiples ni for each of the capacitances for central frequencies f0 of 4.5 and 4 MHz, and for values of β of 0.967 (βmax in the table) and of 0.9157 (βmin in the table), which for example correspond respectively to bandwidths of 2*95 kHz and 2*255 kHz.
An advantage of performing sampling and discrete time processing is that chip area is economised when compared to a continuous time solution.
An advantage of using a switched capacitor filter to implement the variable band pass filter 108 is that this provides a transfer function which is robust to technological variations because it only depends on capacitance ratios.
An advantage of performing decimation prior to the discrete time processing is that this permits to further reduce the frequency of operation of the variable band pass filter 108 and thereby reduce power consumption.
Having thus described at least one illustrative embodiment, various alterations, modifications and improvements will readily occur to those skilled in the art.
For example, it will be apparent to those skilled in the art that while an example has been described in which the frequency signal generation circuit 106 comprises a phase locked loop, it would be possible to use other types of circuits to generate the frequency signals fLORF and fs.
Furthermore, it will be apparent to those skilled in the art that the various features described in relation to the various embodiments could be combined, in alternative embodiments, in any combination.
Number | Date | Country | Kind |
---|---|---|---|
15 54720 | May 2015 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
7529322 | Mak et al. | May 2009 | B2 |
8325865 | Rofougaran | Dec 2012 | B1 |
8705675 | Lolis | Apr 2014 | B2 |
9154344 | Huang | Oct 2015 | B2 |
20060195883 | Proctor, Jr. | Aug 2006 | A1 |
20070001754 | Lakdawala | Jan 2007 | A1 |
20070259620 | Joet et al. | Nov 2007 | A1 |
20090002066 | Lee | Jan 2009 | A1 |
20100093301 | Lee | Apr 2010 | A1 |
20100167685 | Burke | Jul 2010 | A1 |
20100316174 | Lee | Dec 2010 | A1 |
20140169501 | Nazarathy | Jun 2014 | A1 |
20140194081 | Tohidian | Jul 2014 | A1 |
Number | Date | Country |
---|---|---|
2011073357 | Jun 2011 | WO |
Entry |
---|
Preliminary Search Report in French Patent Application No. 1554720, dated Mar. 18, 2016, 3 pages. |
Latiri, Anis, et al., “A reconfigurable RF sampling receiver for multistandard applications”, Comptes Rendus-Physique, Elsevier, Paris, France, vol. 7, No. 7, Sep. 1, 2006, 10 pages. |
Mak, Pui-In, et al., “Two-Step Channel Selection—A Novel Technique for Reconfigurable Multistandard Transceiver Front-Ends”, IEEE Transactions on Circuits and Systems—1: Regular Papers, vol. 52, No. 7, Jul. 2005, 14 pages. |
Fleischer, P.E., et al., “A Family of Active Switched Capacitor Biquad Building Blocks”, The Bell System Technical Journal, vol. 58, No. 10, Dec. 1979, 35 pages. |
Karvonen, Sami, et al., “A Quadrature Charge-Domain Sampler With Embedded FIR and IIR Filtering Functions”, IEEE Journal of Solid-State Circuits, vol. 4, No. 2, Feb. 2006, 9 pages. |
Ki, Wing-Hung, et al., “Offset-Compensated Switched-Capacitor Integrators”, IEEE International Symposium on Circuits and Systems, 1990 , pp. 2829-2832. |
Ki, Wing-Hung, et al., “Optimal Capacitance Assignment of Switched-Capacitor Biquads”, IEEE Transactions on Circuits and Systems-I: Fundamental Theory and Applications, vol. 42, No. 6, Jun. 1995, p. 334. |
Muhammad, K., et al., “A Discrete Time Quad-band GSM/GPRS Receiver in a 90nm Digital CMOS Process”, IEEE 2005 Custom Integrated Circuits Conference, 2005, pp. 809-812. |
Pavlovic, Nenad, et al., “A 5.3GHz Digital-to-Time-Converter-Based Fractional-N All-Digital PLL”, ISSCC 2011, pp. 54-56. |
Rudell, Jacques, et al.. “A 1.9-GHz Wide-Band IF Double Conversion CMOS Receiver for Cordless Telephone Applications”, IEEE Journal of Solid-State Circuits, vol. 32, No. 12, Dec. 1997, pp. 2071-2088. |
Gregorian, Roubik, et al., “Analog MOS integrated circuits for signal processing”, Section 5.4: Second-Order Sections; Cascade Filter Design, Wiley, 1986, pp. 280-297. |
Razavi B., “Architecture and Circuits for RF CMOS Receivers”, Proceedings in Customer Integrated Circuits Conference (CICC), May 1998, pp. 393-400. |
Razavi, B., “Design Considerations for Direct-Conversion Receivers”, IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing. vol. 44, No. 6. Jun. 1997, pp. 428-435. |
Number | Date | Country | |
---|---|---|---|
20160381669 A1 | Dec 2016 | US |