Claims
- 1. A method of fabricating an integrated circuit comprising the steps of:
providing a semiconductor substrate; forming a gate oxide layer on an active area on the substrate; forming a polysilicon gate layer on top of the gate oxide; and repairing etch damage on the substrate surface by a repair anneal in an inert environment.
- 2. The method of claim 1, wherein the gate oxide comprises a material selected from the group consisting of: silicon dioxide, silicon oxynitride, silicon nitride, and any combination thereof.
- 3. The method of claim 1, wherein the polysilicon gate comprises a material selected from the group consisting of: doped polysilicon, undoped polysilicon, epitaxial silicon, and any combination thereof.
- 4. The method of claim 1, wherein the repair anneal comprises a He, Ne, N2, or Ar gas, or combinations thereof.
- 5. The method of claim 1, wherein the repair anneal comprises a temperature at or about 800 degrees Celsius.
- 6. The method of claim 1, wherein the repair anneal comprises a temperature at or about 800 degrees Celsius for between about 20 to about 60 minutes.
- 7. The method of claim 1, wherein the repair anneal comprises a rapid thermal anneal.
- 8. The method of claim 1, wherein the repair anneal comprises an increase in the amount of ambient oxygen during the anneal step.
- 9. A method of fabricating a semiconductor device comprising the steps of:
providing a semiconductor substrate; forming a gate oxide layer on an active area on the substrate; etching a polysilicon gate on top of the gate oxide to the substrate; and repairing etch damage on the substrate surface by a repair anneal in an inert environment.
- 10. The method of claim 9, wherein the gate oxide comprises a material selected from the group consisting of: silicon dioxide, silicon oxynitride, silicon nitride, and any combination thereof.
- 11. The method of claim 9, wherein the polysilicon gate comprises a material selected from the group consisting of: doped polysilicon, undoped polysilicon, epitaxial silicon, and any combination thereof.
- 12. The method of claim 9, wherein the repair anneal comprises a He, Ne, N2, or Ar gas, or combinations thereof.
- 13. The method of claim 9, wherein the repair anneal comprises a temperature at or about 800 degrees Celsius.
- 14. The method of claim 9, wherein the repair anneal comprises a temperature at or about 800 degrees Celsius for between about 20 to about 60 minutes.
- 15. The method of claim 9, wherein the repair anneal comprises a rapid thermal anneal.
- 16. The method of claim 9, wherein the repair anneal comprises a progressive increase in the amount of ambient oxygen during the anneal step.
- 17. A method of producing a uniform surface during the fabrication of an integrated circuit, comprising the steps of:
providing a semiconductor substrate; forming a gate oxide layer on an active area on an upper surface portion of the substrate; forming a polysilicon gate layer on top of the gate oxide layer; repairing etch damage on the upper surface portion by a repair anneal in an inert environment; and injecting increasing amounts of oxygen during the repair anneal.
- 18. The method of claim 17, wherein the repair anneal comprises a He, Ne, N2, or Ar gas, or combinations thereof.
- 19. The method of claim 17, wherein the repair anneal comprises a temperature at or about 800 degrees Celsius for between about 20 to about 60 minutes.
- 20. The method of claim 17, wherein the repair anneal comprises a rapid thermal anneal.
Parent Case Info
[0001] This application claims priority from Provisional Application Serial No.: 60/344,461, filed on Dec. 28, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60344461 |
Dec 2001 |
US |