The present invention relates to memory arrays. More particularly, the present invention relates to back-end-of-the-line (BEOL) ultra-high-density vertical cross-point arrays (VCPAs) including two-terminal memory cells.
The availability of low-cost flash memory has been a major facilitator in the widespread proliferation of portable electronic devices such as smart phones, personal digital assistants, tablet and notebook computers, digital cameras, digital audio players, etc. It has also allowed the production of low-cost, flash-based solid-state drives (SSDs) which provide long-term persistent storage, similar to traditional hard disk drives (HDDs) but without the need for any moving parts. Flash memory is non-volatile, meaning that it retains its stored information even when not powered. It is also electrically erasable and reprogrammable, light-weight and durable, and requires no moving parts. All of these attributes lend well for use in portable electronic devices.
To satisfy demand for higher capacity flash memory while keeping manufacturing costs low, flash memory manufacturers have resorted to process scaling techniques in which the memory cells that make up flash memory—known as “floating gate transistors”—are fabricated with smaller dimensions. By scaling down (i.e., “shrinking”) the dimensions of the individual floating gate transistors, higher capacity flash memory can be produced. Over the years, process scaling has proved to be remarkably successful, reducing the minimum feature size of floating gate transistors from around 1 micron (1,000 nanometers) in the early 1990s to around 25 nanometers today. However, the ability to scale down further is impeded by diffraction limits of the photolithography processes used in fabricating the floating gate transistors and by short channel effects and memory retention problems that arise when floating gate transistors are scaled down to nanometer dimensions.
Various alternative non-volatile memory technologies have been proposed to replace floating gate transistor memory cells, including phase-change memory cells, in which thermal processes are used to control amorphous and crystalline phase transitions in a chalcogenide; magnetoresistive memory cells, in which magnetizations of ferromagnetic films are used to inhibit or allow electron tunneling through intermediate insulating films; and resistive change memory cells, in which electric fields are used to control ionic transport and electrochemical redox reactions in transition metal oxides. Some of these alternative non-volatile memory technologies have shown great promise. However, various challenges to integrating the memory cells in high-density memory arrays remain. To compete with existing flash memory, memory cell densities of non-volatile memory technologies must rival and preferably exceed state-of-the-art flash memory cell densities.
Ultra-high-density, high-capacity vertical cross-point arrays (VCPAs) and memory structures incorporating ultra-high-density, high-capacity VCPAs are disclosed. An exemplary VCPA comprises a plurality of horizontal line layers having horizontal lines interleaved with a plurality of vertical lines arranged in rows and columns. Each vertical line comprises a center conductor surrounded by a single or multi-layered memory film. Accordingly, when the vertical lines are interleaved with the horizontal lines, memory cells are integrally formed between the center conductor of each vertical line and each crossing horizontal line. In one exemplary VCPA, the vertical lines are interleaved with the horizontal lines such that a row of vertical lines is positioned between each consecutive pair of horizontal lines in each horizontal line layer. By configuring the horizontal and vertical lines in this manner, a unit memory cell footprint of just 2F2 can be realized.
In one embodiment of the invention, the center conductors of the vertical lines of a VCPA are electrically connected to upper and lower bit line layers formed above and below the VCPA. For each column of vertical lines, the center conductors of non-adjacent vertical lines (e.g., “odd” vertical lines) are electrically coupled to a bit line in the upper bit line layer while the center conductors of other non-adjacent vertical lines (e.g., “even” vertical lines) are electrically coupled to a horizontal bit line in said lower bit line layer. The bit lines from both the upper and lower bit line layers are, in turn, electrically connected, by way of vertical vias and/or horizontal interconnects, to bit line select devices of logic circuitry formed in or on an underlying substrate (e.g., a silicon wafer or silicon die).
In another embodiment of the invention, rather than forming bit line select devices in or on the underlying substrate, the select devices (which in a preferred embodiment comprise vertical FETs), are formed above the VCPA, and are configured to selectively electrically couple the center conductors of the vertical lines to bit lines formed above the VCPA. Forming the select devices above the VCPA, instead of in or on the underlying substrate, frees up area for the remaining logic circuitry (e.g., address decoders, sense amplifiers, etc.) which preferably is disposed entirely or mostly under the footprint of the VCPA. For high-capacity VCPAs requiring a large number of select devices, forming the select devices above the VCPA rather than in or on the underlying substrate, further avoids having to resort to advanced lithography and shrink techniques that would otherwise be required to accommodate the increased number of select devices in or on the underlying substrate. In other words, forming the select devices above the VCPA, rather than in or on the underlying substrate, allows VCPAs of higher capacities to be produced without having to sacrifice memory cell density.
There are continuing efforts to improve ultra-high-density Non-Flash non-volatile memory fabrication structures, technology, processes, and circuitry.
Further details of the above-summarized exemplary embodiment of the invention, as well as details of other embodiments of the invention are described below with respect to the accompanying drawings, in which like reference numbers are used to indicate identical or functionally similar elements, and where:
Although the above-described drawings depict various examples of the invention, the invention is not limited by the depicted examples. It is to be understood that, in the drawings, like reference numerals designate like structural elements. Also, it is understood that the drawings are not necessarily to scale.
A detailed description of one or more examples is provided below along with accompanying figures. The detailed description is provided in connection with such examples, but is not limited to any particular example. The scope is limited only by the claims, and numerous alternatives, modifications, and equivalents are encompassed. Numerous specific details are set forth in the following description in order to provide a thorough understanding. These details are provided as examples and the described techniques may be practiced according to the claims without some or all of the accompanying details. For clarity, technical material that is known in the technical fields related to the examples has not been described in detail to avoid unnecessarily obscuring the description. The described fabrication techniques may be varied and are not limited to the examples provided.
Various embodiments or examples may be implemented in numerous ways, including as a system, a process, an apparatus, or a series of program instructions on a non-transitory computer readable medium such as a computer readable storage medium or a computer network where the program instructions are sent over optical, electronic, or wireless communication links. In general, operations of disclosed processes may be performed in an arbitrary order, unless otherwise provided in the claims.
Referring to
As can be seen more clearly in
In one embodiment of the invention, the VCPA 100 and other VCPAs of the present invention are fabricated using thin-film deposition, etching, patterning, and lithography techniques that are well understood by one skilled in the nanometer and sub-nanometer microelectronics fabrication arts. To maximize memory cell density, the widths of the vertical and horizontal lines 102 and 104 and/or the line spacings are preferably, though not necessarily, fabricated to a have a minimum feature size “F” corresponding to the minimum feature size capability of the lithography equipment used. With a minimum feature size F, the VCPA 100 has a unit memory cell footprint 206 of just 2F2, as can be readily observed in the sectional drawing in
In various embodiments of the invention, the memory cells 106 of the VCPA 100 comprise two-terminal resistive change memory cells that are non-volatile, re-writable, configurable to one or more resistive states, and retain stored data in the absence of electrical power. Write operations to one or more memory cells do not require a prior erase operation or block erase operation, unlike conventional Flash based non-volatile memory (For the purpose of this disclosure and the appended claims, the term “two-terminal” refers to a memory cell having two but no more than two terminals.) The different resistive states of the two-terminal resistive change memory cell are used to represent two or more corresponding memory states, for example a logic “0” and a logic “1” for SLC (e.g., only one-bit of data stored in each memory cell) or multi-level logic states (e.g., at least two-bits of data stored in each cell) such as logic states “00,” “01,” “10” and “11” for MLC.
It should be mentioned that although the VCPA 100 in
It should also be mentioned that whereas the VCPA 100 is shown to include only five horizontal lines 104 per memory layer 103 and only a four-by-four grid (row×column) of vertical lines 102, this is done to ease illustration. In an actual implementation, the VCPA 100 and other VCPAs described herein would typically have many more horizontal lines 104 per memory layer 103 (e.g., hundreds or thousands or more) and many more vertical lines 102 (e.g., hundreds or thousands or more). Further, whereas the VCPA 100 is depicted as having only four memory layers 103 (i.e., a memory “stack” of only four memory layers 103) the memory stack of the VCPA 100 and other VCPAs disclosed herein may be fabricated to have less than four or more than four memory layers 103, and typically would have tens or hundreds of memory layers 103.
As see in
How a selected resistive change memory cell 502 is erased (
It should be noted that the vertical and horizontal lines associated with “un-selected” memory cells (i.e., those memory cells in the VCPA 100 having no horizontal line or vertical line in common with either the horizontal line or vertical line of a selected memory cell) and the vertical and horizontal lines of “half-selected” and “partially-selected”memory cells (i.e., memory cells that directly share either the same vertical line or same horizontal line as the selected memory cell or are indirectly electrically connected to one of the vertical or horizontal lines of a selected memory cell) that are not shared with the selected memory cell may be grounded or biased to some other potential (e.g., a floating voltage potential) to prevent or inhibit leakage currents from the half-selected or partially-selected memory cells from interfering with the read current IR read operation. Horizontal and/or vertical lines of un-selected, half-selected and partially-selected memory cells may also be biased to ground or some other potential during write operations (i.e., program and erase operations) to prevent or inhibit the resistive states of un-selected, half-selected and partially-selected memory cells from being altered or disturbed during the write operations. Further details concerning methods that may be used or readily adapted to bias un-selected, half-selected and partially-selected memory cells during data operations are provided in pending U.S. patent application Ser. No. 12/657,911, filed on Jan. 29, 2010 and entitled “Local Bit Lines and Methods of Selecting the Same to Access Memory Elements in Cross-Point Arrays,” which is hereby incorporated by reference in its entirety for all purposes.
It should also be mentioned that although data operations have been described as being performed on a single selected resistive change memory cell, data operations may also or alternatively be performed on a plurality of memory cells simultaneously. For example, in other embodiments of the invention, read and program operations may be alternatively performed on a bit, a nibble, a byte, a word, a page, a block or other higher bit basis and erase operations may be performed on a block of memory cells or other smaller group of memory cells simultaneously, similar to as in Flash memory. Further, although programming and erasing has been described as comprising altering the resistance of a selected resistance change memory cell 406 between two distinct resistive states—one representing a logic “0” and the other a logic “1”— in other embodiments of the invention the resistance change memory cells 406 are configured as multi-level cells (MLCs). When configured as MLCs, selected resistive change memory cells 406 are configurable to more than two resistive states, each resistive state corresponding to one of several stored memory states. For example, in one embodiment, each of the resistance change memory cells 406 is configurable to four different resistive states corresponding to four distinct storage states, e.g., a hard programmed state “00”, a soft programmed state “01”, a hard erased state “11” and a soft erase state “10.”
As discussed above, any suitable type of resistive change memory cell 406 may be used to implement the memory cells 106 of the VCPA 100 described in
As depicted in the VCPA 100 in
The CMO layer 604 of the CMO-based memory cell 606 is an ionic conductor that can have an amorphous, a crystalline structure, a single crystalline, a polycrystalline structure, or a structure that comprises a combination of those structures. It may comprise, but is not limited to, a manganite, a perovskite selected from one or more the following: PrCaMnOx (PCMO), LaNiOx (LNO), SrRuOx (SRO), LaSrCrOx (LSCrO), LaCaMnOx (LCMO), LaSrCaMnOx (LSCMO), LaSrMnOx (LSMO), LaSrCoOx (LSCoO), and LaSrFeOx (LSFeO), where x is nominally 3 for perovskites (e.g., x≤3 for perovskites), or a conductive binary oxide comprised of a binary metal oxide having the form AxOy, where A represents a metal and O represents oxygen. The conductive binary oxide material may optionally be doped (e.g., with niobium Nb, fluorine F, and/or nitrogen N) to obtain the desired conductive properties for the CMO.
The IMO layer 608 of the CMO-based memory cell 606 is an ionic conductor and an electronic insulator and serves as an electrolytic tunnel barrier that is permeable to oxygen ions during write (i.e., program and erase) operations. It may comprise, but is not limited to, one or more of the following materials: high-k dielectric materials, rare earth oxides, rare earth metal oxides, yttria-stabilized zirconium (YSZ), zirconia (ZrOx), yttrium oxide (YOx), erbium oxide (ErOx), gadolinium oxide (GdOx), lanthanum aluminum oxide (LaAlOx), and hafnium oxide (HfOx), aluminum oxide (AlOx), silicon oxide (SiOx), ceria oxide (CeOx), and equivalent materials. Further details concerning the materials and properties of CMO-based memory cells are described in U.S. patent application Ser. No. 11/095,026, filed Mar. 30, 2005, and published as U.S. Pub. No. 2006/0171200, and entitled “Memory Using Mixed Valence Conductive Oxides”, U.S. patent application Ser. No. 12/653,836, filed Dec. 18, 2009, and published as U.S. Pub. No. 2010/0157658, and entitled “Conductive Metal Oxide Structures In Non-Volatile Re-Writable Memory Devices”; U.S. patent application Ser. No. 11/881,496, filed Jul. 26, 2007, now U.S. Pat. No. 7,897,951, and entitled “Continuous Plane Of Thin-Film Materials for A Two-Terminal Cross-Point Memory;” and U.S. Pat. No. 8,003,551, issued on Aug. 23, 2011, and entitled “Memory Cell Formation Using Ion Implant Isolated Conductive Metal Oxide,” all of which are hereby incorporated by reference in their entirety and for all purposes.
During the erase operation (
Once the CMO-based memory cell 606 has been programmed or erased to either resistive state, it maintains that resistive state, even in the absence of electrical power. No battery backup or other type of power source, such as a capacitor or the like, is necessary to retain the stored data. In other words, the CMO-based memory cell 606 is non-volatile. In addition to being non-volatile, the CMO-based memory cell 606 is re-writable, meaning that it can be programmed and erased over and over again.
The exemplary programming and erase operations describe above demonstrate how the CMO-based memory cell 606 is configurable between two non-volatile resistive states, one used to represent a logic “0” and the other to represent a logic “1.” In other embodiments of the invention in which CMO-based memory cells 606 are used, the CMO-based memory cells 606 are configured to operate as MLCs having more than two resistive states. For example, in one MLC embodiment, each CMO-based memory cell 606 is configurable to four distinct resistive states, with each resistive state corresponding to one of four logic states “00,” “01,” “10,” and “11.” Different magnitudes and polarities of program and erase voltages of one or more pulses having varying pulse shapes and durations can be used to perform the write operations on the CMO-based memory cell 606 configured for MLC.
The stored memory state of a selected CMO-based memory cell 606 is read by applying a read voltage VR across its electrodes 602 and 614, similar to as described in reference to
Turning now to
At a stage 1102 of the fabrication method 1100, alternating layers of blanket electrically conductive (e.g., a metal or a metal alloy) and electrically insulating materials (e.g., a dielectric material) 1202 and 1204 (e.g., 50-100 nm in thickness each) are formed on a substrate. The substrate (not shown) is a semiconductor substrate or a substrate having a semiconductor layer formed thereon within which logic circuitry used to control and perform data operations on memory cells 606 of the VCPA 100 has been previously fabricated FEOL. The conducting layers 1202 comprise a metal or other electrically conductive material. They are deposited using physical vapor deposition (PVD) (evaporation, sputtering or ablation of the film-forming material), chemical vapor deposition (CVD), in which gases, evaporating liquids, or chemically gasified solids are used as the source material, atomic layer deposition (ALD) or a plating technique such as, for example, electroless plating. The insulating layers 1204, which may comprise silicon dioxide (SiO2), silicon nitride (SiNx), a silicate glass (doped or un-doped) or other suitable dielectric material such as a low dielectric constant (i.e., low-k) material, are deposited using CVD, for example from a TEOS (tetraethylorthosilicate) source, or by vapor phase epitaxy (VPE). The partially completed VCPA structure following forming the alternating conducting and insulating layers 1202 and 1204 is shown in
At a stage 1104, trenches 1206 are formed through the conducting and insulating layers 1202 and 1204, as illustrated in
At a stage 1106, the trenches 1206 are filled with an electrically isolating material (e.g., a dielectric material) operative to electrically isolate adjacent horizontal lines (e.g., horizontal lines 104) of the VCPA 1200. Suitable dielectric materials include but are not limited to TEOS, silicon dioxide (SiO2), silicon nitride (SiNx), a silicate glass (doped or un-doped) or the like.
After the trenches 1206 have been formed, at a stage 1108 vertical line openings (i.e., “holes”) 1210 defining the outer boundaries of the yet-to-be-manufactured vertical lines 102 of the VCPA 1200 are patterned and formed. In forming the vertical line openings 1210, a second dielectric material 1212 (e.g., silicon nitride—Si3N4) or other suitable dielectric having a high etch selectivity compared that of the insulating layers 1204 is first deposited in the trenches 1206, as shown in
The partially completed VCPA structure following step 1108 is shown in
At a stage 1110, the diffusion barrier layers 612 and edge electrode layers 614 (see
At a stage 1112 memory films, for example including but not limited to the CMO layer(s) 602 and IMO layer(s) 604 of the CMO-based memory cell 606, are formed on the inner sidewalls of the vertical line openings 1210. The deposition technique that is used is preferably a conformal deposition technique that allows formation of very thin films that can be precisely controlled. In one embodiment of the invention, atomic layer deposition (ALD) is used to deposit one or more thin-film layers of IMO and CMO having thickness ranging between about 5-50 Å and about 15-300 Å, respectively. The partially completed VCPA structure following step 1112 is shown in
At a stage 1114, a metal (e.g., platinum (Pt) or ruthenium (Ru)) or other electrically conductive material is deposited in the memory-film-lined vertical line openings 1210. Depositing the metal results in the formation of the center conductors 602 of the vertical lines 102. The completed VCPA 1200 following completion of stage 1114 is shown in
According to one aspect of the invention, the fabrication method 1100 used to fabricate the VCPA 1200 and fabrication methods used to fabricate other VCPAs of the present invention comprises a back-end of the line (BEOL) manufacturing process, which is performed after a front-end of the line (FEOL) semiconductor manufacturing process performed to form the logic circuitry (e.g., address decoders, data buffers, registers, voltage drivers, memory controller, sense amplifiers, voltage generators, etc.) used to control the VCPAs (e.g., perform data operations on the memory cell(s) 106).
After the FEOL portion 1301 has been fabricated, the VCPA 100 is grown directly on top of the FEOL portion 1301 during BEOL processing 1330. BEOL processing 1330 is identical or similar to the VCPA fabrication method 1100 described above in connection with
During BEOL processing (or, alternatively, beforehand during FEOL processing), conductive vias 1316 are patterned and etched beneath and/or along the periphery of the VCPA 100 and then filled with a conductive material (e.g., metal) to electrically couple the horizontal lines 104 and center conductors 202 of the vertical lines 102 of the VCPA 100 to metal interconnects in the FEOL metallization and IMD layers 1312. Additional conductive vias, previously formed through the PMD and gate and gate dielectric layers 1310 and 1308 during FEOL processing 1320 (not shown in
According to one embodiment of the invention illustrated in
Following FEOL testing 1408, the wafer lot containing wafer 1302 is optionally transported 1410 to the BEOL fabricator and/or fabrication facility for subsequent BEOL processing. In some applications both FEOL and BEOL processing 1320 and 1330 are performed by the same fabricator or are performed at the same fabrication facility, in which case transport 1410 may not be necessary. During BEOL processing 1330, the VCPAs 100 are fabricated directly on top of the upper surface 1405s of the previously fabricated and partially completed memory die 1402. It should be emphasized that the VCPAs 100 are not glued, soldered, wafer bonded, or manually attached to the partially completed memory die 1402. Rather, they are grown directly on the upper surfaces 1405s of the partially completed memory die 1402, according to a BEOL fabrication process like or similar to the BEOL fabrication process 1100 shown and described in reference to
The VCPA 100 and other VCPAs described herein are designed to have gigabit, terabit and even higher memory capacities. To simplify wire routing and reduce the number of conductive vias 1316 needed to electrically couple the VCPA 100 to the underlying logic circuitry 1304 in the FEOL portion 1301, in one embodiment of the invention the vertical lines 102, specifically, the center conductors 202 of the vertical lines 102, are arranged so that they share a reduced number of conductive “bit lines.” Each vertical line 102 is then selected through one of the bit lines using address decoders and bit line select transistors configured in the FEOL logic circuitry 1304 and positioned below the VCPA and within an area footprint of the VCPA.
In order to effectively implement a VCPA having 2F2 feature sizes, meeting the 2F2 goal requires the horizontal lines 104 connect with two memory cells, one on each side where the same horizontal line 104 touches left and right adjacent vertical lines. This means that odd (e.g., 1505) and even (e.g., 1508) vertical lines cannot be electrically shorted to each other, but instead must be electrically isolated from each other by separate select devices (e.g., a FET). Otherwise, shorting adjacent vertical lines (e.g., 1505, 1058) into a common bit line in a 2F2 configuration would mean that an activated horizontal line between the shorted vertical lines would electrically couple both memory cells to the same electrical bit, thereby defeating the purpose of electrically isolating the left and right memory cells from each other.
In order to have multiple vertical lines share a single select device, the even and odd vertical lines must still be electrically isolated from each other for the 2F2 configuration to work. This can be accomplished if one of the connecting wires is positioned above the VCPA (e.g., the even bit line wires) and the other connecting wire is positioned below the VCPA (e.g., the odd bit line wires).
Another conventional approach that results in a 4F2 configuration is accomplished by having each vertical line go directly down to a unique select FET positioned in the substrate layer. However, due to a pitch of the FET's being greater than the pitch between vertical lines, every other vertical line is skipped resulting in electrically insolating the horizontal lines which connect to left and right memory cells and a resulting 4F2 footprint. Preferably, the denser 2F2 approach is desirable for the VCPA of the present application.
In various embodiments of the invention, the bit lines 1502 are formed in one or more x-y planes, like the horizontal lines 104, but extend perpendicular to (i.e., in the y-direction) relative the horizontal lines 104. (Note that in embodiments of the invention in which bit lines 1502 are used, the center conductors 202 of the vertical lines may also be referred to as “local bit lines” (or “LBLs”) and the bit lines 1502 may also be referred to as “global bit lines” (or “GBLs”). However, for sake of consistency throughout this disclosure the vertical lines will continue to be referred to as vertical lines, and the bit lines will continue to be referred to as bit lines.
As shown in
In the exemplary memory structure 1500 shown and described in FIGS. 15-19 above, the select transistors 1602 used to couple or decouple the center conductors 202 of the vertical lines 102 to decoding or sense circuits in the logic circuitry 1304 are formed in the underlying FEOL portion 1501. Fabricating the select transistors 1602 in the FEOL portion 1501 among all of the other circuit elements of the logic circuitry 1304 without having to increase the footprint of the VCPA 100 can be challenging since the substrate 1306 beneath the VCPA 100 has only a limited area. This problem becomes even more challenging the higher the capacity the VCPA 100 is. Higher capacity VCPAs of the same footprint have a greater number of memory layers 103 and, consequently, longer vertical lines 102 and a greater number of memory cells 106 connected to each vertical line 102. However, the lengths of the vertical lines 102 and the number of memory cells 106 that may be connected to each vertical line 102 (i.e., the maximum memory cell 106 to vertical line 102 ratio) are limited by the amount of tolerable voltage drop along each vertical line 102 and the amount of leakage current that can be tolerated from half-selected and partially-selected memory cells associated with the vertical lines 102 during data operations. To avoid exceeding these length and memory-cell-to-vertical-line ratio limits, the vertical lines 102 can be segmented and connected to additional select transistors 1602 when the limits are reached. Alternatively, memory capacity can be increased by stacking multiple VCPAs 100 one over the other in the vertical (i.e., +Z direction), such that each VCPA 100 has vertical lines 102 that do not exceed either of these limits. Unfortunately, both approaches to increasing memory capacity require a greater number of select transistors 1602. While the number of excess select transistors may not be a problem in all circumstances, in circumstances where the available area needed to accommodate the additional select transistors is severely constrained, the size of the select transistors 1602 must be shrunk, which requires a more aggressive and expensive semiconductor manufacturing process, or the footprint of the memory structure must be increased. In some cases, neither of these alternatives is particularly desirable.
The select devices 2002 of the memory structure 2000 may comprise planar or vertical FETs. In the embodiment shown in
In the exemplary memory structure 2000 in
In the VCPAs of the exemplary memory structures described above, a row 108 of vertical lines 102 is positioned between each consecutive pair of horizontal lines 104 and the horizontal lines 104 are configured so that each horizontal line 104 connects to a vertical line 102 on each of its sides (i.e., edges)—one to the left and another to the right. (See, for example,
Although the present invention has been described in detail with reference to certain preferred embodiments thereof, various changes in form and detail are possible. Therefore, the spirit and scope of the invention should not be limited to the description of the preferred versions contained herein, but instead should be construed in reference to the appended claims and conferred the full scope of equivalents to which such claims are entitled.
The foregoing description, for purposes of explanation, uses specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that specific details are not required in order to practice the invention. In fact, this description should not be read to limit any feature or aspect of the present invention to any embodiment; rather features and aspects of one embodiment can readily be interchanged with other embodiments. Notably, not every benefit described herein need be realized by each embodiment of the present invention; rather any specific embodiment can provide one or more of the advantages discussed above. In the claims, elements and/or operations do not imply any particular order of operation, unless explicitly stated in the claims. It is intended that the following claims and their equivalents define the scope of the invention.
This application is a continuation of U.S. patent application Ser. No. 16/948,575, filed Sep. 23, 2020, which is a continuation of U.S. patent application Ser. No. 15/633,050, filed Jun. 26, 2017, now U.S. Pat. No. 10,790,334, issued Sep. 29, 2020, which is a continuation of U.S. patent application Ser. No. 15/095,542 filed Apr. 11, 2106, now U.S. Pat. No. 9,691,821, issued on Jun. 27, 2017, which is a continuation of U.S. patent application Ser. No. 14/568,802, filed Dec. 12, 2014, now U.S. Pat. No. 9,312,307, issued Apr. 12, 2016, which is a divisional of U.S. patent application Ser. No. 13/210,292 filed Aug. 15, 2011, now U.S. Pat. No. 8,937,292, issued Jan. 20, 2015, all of which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5483482 | Yamada et al. | Jan 1996 | A |
5991193 | Gallagher et al. | Nov 1999 | A |
6034882 | Johnson et al. | Mar 2000 | A |
6128214 | Kuekes et al. | Oct 2000 | A |
6185122 | Johnson et al. | Feb 2001 | B1 |
6204139 | Liu et al. | Mar 2001 | B1 |
6351406 | Johnson et al. | Feb 2002 | B1 |
6385074 | Johnson et al. | May 2002 | B1 |
6407953 | Cleeves | Jun 2002 | B1 |
6420215 | Knall et al. | Jul 2002 | B1 |
6459095 | Heath et al. | Oct 2002 | B1 |
6473332 | Ignatiev et al. | Oct 2002 | B1 |
6504753 | Scheuerlein et al. | Jan 2003 | B1 |
6515888 | Johnson et al. | Feb 2003 | B2 |
6515904 | Moore et al. | Feb 2003 | B2 |
6522594 | Scheuerlein | Feb 2003 | B1 |
6525953 | Johnson | Feb 2003 | B1 |
6534403 | Cleeves | Mar 2003 | B2 |
6545891 | Tringali et al. | Apr 2003 | B1 |
6569745 | Hsu | May 2003 | B2 |
6599796 | Mei et al. | Jul 2003 | B2 |
6631085 | Kleveland et al. | Oct 2003 | B2 |
6642539 | Ramest et al. | Nov 2003 | B2 |
6693821 | Hsu et al. | Feb 2004 | B2 |
6759249 | Zhuang et al. | Jul 2004 | B2 |
6777248 | Nabatame et al. | Aug 2004 | B1 |
6816410 | Kleveland et al. | Nov 2004 | B2 |
6822903 | Scheuerlein et al. | Nov 2004 | B2 |
6836421 | Rinerson et al. | Dec 2004 | B2 |
6850455 | Rinerson et al. | Feb 2005 | B2 |
6859382 | Rinerson et al. | Feb 2005 | B2 |
6882553 | Nejad et al. | Apr 2005 | B2 |
6917539 | Rinerson et al. | Jul 2005 | B2 |
6927430 | Hsu | Aug 2005 | B2 |
6937505 | Morikawa | Aug 2005 | B2 |
6940113 | Hsu et al. | Sep 2005 | B2 |
6940744 | Rinerson et al. | Sep 2005 | B2 |
6970375 | Rinerson et al. | Nov 2005 | B2 |
7001846 | Hsu | Feb 2006 | B2 |
7009909 | Rinerson et al. | Mar 2006 | B2 |
7020006 | Chevallier et al. | Mar 2006 | B2 |
7022572 | Scheuerlein et al. | Apr 2006 | B2 |
7023743 | Nejad et al. | Apr 2006 | B2 |
7046550 | Reohr et al. | May 2006 | B1 |
7057914 | Rinerson et al. | Jun 2006 | B2 |
7079442 | Rinerson et al. | Jul 2006 | B2 |
7141481 | Hsu et al. | Nov 2006 | B2 |
7177181 | Scheuerlein | Feb 2007 | B1 |
7256415 | Furukawa et al. | Aug 2007 | B2 |
7339811 | Nejad et al. | Mar 2008 | B2 |
7372753 | Rinerson et al. | May 2008 | B1 |
7379364 | Siau et al. | May 2008 | B2 |
7394680 | Toda et al. | Jul 2008 | B2 |
7405960 | Cho et al. | Jul 2008 | B2 |
7411811 | Inoue | Aug 2008 | B2 |
7417271 | Genrikh et al. | Aug 2008 | B2 |
7443711 | Stewart et al. | Oct 2008 | B1 |
7463546 | Fasoli et al. | Dec 2008 | B2 |
7498600 | Cho et al. | Mar 2009 | B2 |
7505344 | Scheuerlein | Mar 2009 | B2 |
7508695 | Sugita | Mar 2009 | B2 |
7608467 | Wu et al. | Oct 2009 | B2 |
7639521 | Baek et al. | Dec 2009 | B2 |
7643344 | Choi | Jan 2010 | B2 |
7701791 | Rinerson et al. | Apr 2010 | B2 |
7706177 | Petti | Apr 2010 | B2 |
7719876 | Chevallier et al. | May 2010 | B2 |
7733685 | Scheuerlein et al. | Jun 2010 | B2 |
7742323 | Rinerson et al. | Jun 2010 | B2 |
7782650 | Bertin et al. | Aug 2010 | B2 |
7842991 | Cho et al. | Nov 2010 | B2 |
7884349 | Rinerson et al. | Feb 2011 | B2 |
7898841 | Chevallier et al. | Mar 2011 | B2 |
7902867 | Mouttet | Mar 2011 | B2 |
7902868 | Norman | Mar 2011 | B2 |
7955871 | Wu et al. | Jun 2011 | B2 |
7983065 | Samachisa | Jul 2011 | B2 |
8003511 | Rinerson et al. | Aug 2011 | B2 |
8139409 | Chevallier et al. | Mar 2012 | B2 |
8187936 | Alsmeier et al. | May 2012 | B2 |
9312307 | Bateman | Apr 2016 | B2 |
11367751 | Bateman | Jun 2022 | B2 |
20010055838 | Walker et al. | Dec 2001 | A1 |
20030003675 | Hsu | Jan 2003 | A1 |
20040109353 | Matsuoka | Jun 2004 | A1 |
20040170040 | Rinerson et al. | Sep 2004 | A1 |
20050269626 | Forbes | Dec 2005 | A1 |
20060131695 | Kuekes et al. | Jun 2006 | A1 |
20060171200 | Rinerson et al. | Aug 2006 | A1 |
20070252201 | Kito et al. | Nov 2007 | A1 |
20070273042 | Kuhn et al. | Nov 2007 | A1 |
20080068875 | Choi | Mar 2008 | A1 |
20080090401 | Bratkovski et al. | Apr 2008 | A1 |
20080157127 | Bertin et al. | Jul 2008 | A1 |
20080175032 | Tanaka et al. | Jul 2008 | A1 |
20080217600 | Gidon | Sep 2008 | A1 |
20080278989 | Lee et al. | Nov 2008 | A1 |
20090020744 | Mizukami et al. | Jan 2009 | A1 |
20090027976 | Rinerson et al. | Jan 2009 | A1 |
20090154232 | Norman | Jun 2009 | A1 |
20090302315 | Lee et al. | Dec 2009 | A1 |
20090321816 | Son et al. | Dec 2009 | A1 |
20100044666 | Baek et al. | Feb 2010 | A1 |
20100067279 | Choi | Mar 2010 | A1 |
20100073990 | Siau et al. | Mar 2010 | A1 |
20100078759 | Sekar et al. | Apr 2010 | A1 |
20100090188 | Futatsuyama | Apr 2010 | A1 |
20100103724 | Kim et al. | Apr 2010 | A1 |
20100110771 | Choi | May 2010 | A1 |
20100134239 | Wu et al. | Jun 2010 | A1 |
20100140685 | Kang et al. | Jun 2010 | A1 |
20100155686 | Bratkovski et al. | Jun 2010 | A1 |
20100155722 | Meyer | Jun 2010 | A1 |
20100157658 | Schloss et al. | Jun 2010 | A1 |
20100159641 | Rinerson et al. | Jun 2010 | A1 |
20100159688 | Rinerson et al. | Jun 2010 | A1 |
20100161888 | Eggleston | Jun 2010 | A1 |
20100195393 | Eggleston | Aug 2010 | A1 |
20100202188 | Rinerson et al. | Aug 2010 | A1 |
20100219392 | Awaya et al. | Sep 2010 | A1 |
20100259960 | Samachisa | Oct 2010 | A1 |
20100271885 | Schueuerlein et al. | Oct 2010 | A1 |
20100278479 | Bratkovski et al. | Nov 2010 | A1 |
20100290294 | Siau | Nov 2010 | A1 |
20110006275 | Roelofs et al. | Jan 2011 | A1 |
20110017977 | Bratkovski et al. | Jan 2011 | A1 |
20110024710 | Bratkovoski et al. | Feb 2011 | A1 |
20110024716 | Bratkovski et al. | Feb 2011 | A1 |
20110059576 | Cho et al. | Mar 2011 | A1 |
20110063914 | Mikajiri et al. | Mar 2011 | A1 |
20110110149 | Scheuerlein | May 2011 | A1 |
20110122676 | Murooka et al. | May 2011 | A1 |
20110188281 | Siau et al. | Aug 2011 | A1 |
20110188282 | Chevallier et al. | Aug 2011 | A1 |
20110188283 | Chevallier et al. | Aug 2011 | A1 |
20110188284 | Chevallier et al. | Aug 2011 | A1 |
20110210301 | Nansei | Sep 2011 | A1 |
20110297927 | Ramaswamy et al. | Dec 2011 | A1 |
20120012897 | Besser et al. | Jan 2012 | A1 |
20120091413 | Nguyen et al. | Apr 2012 | A1 |
20120181596 | Liu | Jul 2012 | A1 |
20120248504 | Liu | Oct 2012 | A1 |
Entry |
---|
Abelmann et al., “Self-Assembled Three-Dimensional Non-Volatile Memories,” Micromachines 2010, vol. 1, pp. 1-18, Jan. 18, 2010. 18 pages. |
Baek et al., “Realization of Vertical Resistive Memory (VRRAM) Using Cost Effective 3D Process,” IDEM 2011, 31 8.1, pp. 737-740. 4 pages. |
Chevallier et al., “A 0.13um 64Mb Multi-Layered Conductive Metal-Oxide Memory,” ISSCC 2010/ Session 14/ Non-Volatile Memory/ 14.3, pp. 260-261. 2 pages. |
Dong et al., “Si/a-Si Core/Shell Nanowires as Nonvolatile Crossbar Switches,” Nano Letters 2008, vol. 8, No. 2, pp. 861-391. 6 pages. |
HP Datasheet, HP Pavilion dv7-7012nr Entertainment PC, Product No. B2P31UA#ABA, ad embargo date of Apr. 29, 2012. 2 pages. |
Jang et al., “Vertical Cell Array Using TCAT (Terabit Cell Array Transistor) Technology for Ultra High Density NAND Flash Memory,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 192-193. 2 pages. |
Katsumata et al., “Pipe-Shaped BiCS Flash Memory with 16 Stacked Layers and Multi-Level-Cell Operation for Ultra High Density Storage Devices,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 136-137. 2 pages. |
Kim et al., “Novel Vertical-Stacked-Array-Transistor (VSAT) for Ultra-High-Density and Cost-Effective NAND Flash Memory Devices and SSD (Solid State Drive),” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 186-187. 2 pages. |
Kim et al., “Multi-Layered Vertical Gate NAND Flash Overcoming Stacking Limit for Terabit Density Storage,” 2009 VLSI Symposium on VLSI Technology Digest of Technical Papers, Jun. 16-18, 2009, pp. 188-189. 2 pages. |
Krieger, Ju H., “Principle Operation of 3-D Memory Device based on Piezoacousto Properties of Ferroelectric Films,” InTech, Dec. 2010, pp. 3-16. 14 pages. |
Kwong et al., “Vertical Silicon Nanowire Platform for Low Power Electronics and Clean Energy Applications,” May 25, 2011, Journal of Nanotechnology, vol. 2012, Article ID 492121. 21 pages. |
Lue et al., “A Highly Scalable 8-Layer 3D Vertical-Gate (VG) TFT NAND Flash Using Junction-Free Buried Channel BE-SONOS Device,” 2010 Symposium on VLSI Technology, Jun. 15-17, 2010, pp. 131-132. 2 pages. |
Ou et al., “Array Architecture for a Nonvolatile 3-Dimensional Cross-Point Memory,” Doctoral Dissertation, Stanford University, Mar. 2010, pp. 1-119. 119 pages. |
Ou et al., “Array Architecture for a Nonvolatile 3-Dimensional Cross-Point Resistance-Change Memory,” IEEE Journal of Solid-State Circuits, vol. 46, No. 9, Sep. 2011, pp. 2158-2170. 13 pages. |
Parrillo, Louis, U.S. Appl. No. 13/250,772, filed Sep. 30, 2011, re Filed Application with Figures. 63 pages. |
Siau, Chang, U.S. Appl. No. 13/134,579, filed Jun. 10, 2011, re Filed Application with Figures. 64 pages. |
Siau, Chang, U.S. Appl. No. 13/134,589, filed Jun. 10, 2011, re Filed Application with Figures. 73 pages. |
Strachan et al., “The switching location of a bipolar memristor: chemical, thermal and structural mapping,” Nanotechnology 22 (2011) 254015, pp. 1-6. 7 pages. |
Wu, Jian, U.S. Appl. No. 13/250,923, filed Sep. 30, 2011, re Filed Application with Figures. 44 pages. |
Yoon et al., “Vertical Cross-point Resistance Change Memory for Ultra-High Density Non-volatile Memory Applications,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 26-27. 2 pages. |
Zhang et al., “A 3D RRAM Using Stackable 1TXR Memory Cell for High Density Application,” IEEE Xplore, Feb. 5, 2010, pp. 917-920. 4 pages. |
Number | Date | Country | |
---|---|---|---|
20220392956 A1 | Dec 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16948575 | Sep 2020 | US |
Child | 17840385 | US | |
Parent | 15633050 | Jun 2017 | US |
Child | 16948575 | US | |
Parent | 15095542 | Apr 2016 | US |
Child | 15633050 | US | |
Parent | 14568802 | Dec 2014 | US |
Child | 15095542 | US | |
Parent | 13210292 | Aug 2011 | US |
Child | 14568802 | US |