Number | Date | Country | Kind |
---|---|---|---|
4-011412 | Jan 1992 | JPX |
This aplication is a continuation of application Ser. No. 08/171,258 now abandoned filed Dec. 21, 1993, which is a continuation of application Ser. No. 07/980,878 now abandoned filed Nov. 24, 1992.
Number | Name | Date | Kind |
---|---|---|---|
4131907 | Ouyang | Dec 1978 | |
4322453 | Miller | Mar 1982 | |
4686552 | Teng et al. | Aug 1987 | |
4835584 | Lancaster | May 1989 | |
4890144 | Teng et al. | Dec 1989 | |
4951102 | Beitman et al. | Aug 1990 | |
4996574 | Shirasaki | Feb 1991 | |
5225701 | Shimizu et al. | Jul 1993 |
Number | Date | Country |
---|---|---|
0363670 | Apr 1990 | EPX |
60-136369 | Nov 1985 | JPX |
880204 | Feb 1986 | JPX |
62-272561 | Nov 1987 | JPX |
0015467 | Jan 1988 | JPX |
63-224365 | Jan 1989 | JPX |
2249277 | Oct 1990 | JPX |
4014878 | Apr 1992 | JPX |
Entry |
---|
Walsh; "Choosing and Using CMOS"; 1986; pp. 112-115, McGraw-Hill, N.Y. |
R. Eklung et al., "A 0.5.mu.mBiCMOS Technology for Logic and 4Mbit-class SRAM's", Semiconductor Process and Design Center, 16.4.1-16.4.4, IEDM 89-425-IEDM 89-428, CH2637-7/89/0000-0425, 1989 IEEE. |
"An 8nm-thick Polysilicon MOS Transistor and Its Thin Film Effects", by T. Hashimoto et al., Extended Abstracts of the 21st Conference on Solid State Devices and Materials, Tokyo, 1989, pp. 97-100. |
"A 25 .mu.m.sup.2 New Poly-Si PMOS Load (PPL) SRAM Cell Having Excellent Soft Error Immunity", by T. Yamanaka et al., 1988 IEEE, pp. 48-51. |
"A 0.5 .mu.m BiCMOS Technology for Logic and 4Mbiy-class SRAM's", by R. Eklund et al., 1989 IEEE, pp. 425-428. |
Number | Date | Country | |
---|---|---|---|
Parent | 171258 | Dec 1993 | |
Parent | 980878 | Nov 1992 |