The invention relates to chip structures of light-emitting diodes and particularly relates to a vertical light-emitting diode chip structure capable of measuring the temperature of an active layer in-situ and a temperature measurement calibration method thereof.
The light-emitting diode (LED) is a light source that generates high brightness by recombination of electrons and holes of semiconductors. The product is used for high-brightness sterilization (ultraviolet light), headlights and taillights (blue, yellow and red light) for vehicles, projector light sources (blue, green and red), and infrared security detection (infrared rays). In addition to high luminosity and luminous density, excellent high-power LED components also need to have good reliability. Taking a vehicle headlight module as an example, once the LED component fails, the safety at night will be affected. With the high standards of the LED for the vehicle, even the failure rate of only one of a million LED components needs to be overcome in the automobile industry. The chip light-emitting layer of the LED is the main source of heat energy and is also the highest temperature position of the component. Long-term over heat will cause the failure of a light-emitting semiconductor chip, that is, detecting the temperature of the light-emitting layer in-situ is very important for stable high-power LED components for the vehicle.
As shown in
The main structure of the conventional vertical LED chip 1 includes three parts: a semiconductor epitaxial structure 1A, an interface structure 1B, and a chip conductive base structure 1C from top to bottom.
The semiconductor epitaxial structure 1A is composed of an N-type semiconductor, an active layer (light-emitting layer), and a P-type semiconductor in order from top to bottom. The chip conductive base structure 1C is composed of a structural metal layer, a substitute substrate bonding layer, and a high thermal conductivity substitute substrate in order from top to bottom. The interface structure 1B is generally a structural metal layer with partial or full metal that connects the P-type semiconductor of the semiconductor epitaxial structure 1A and the chip conductive base structure 1C in ohmic contact. The P electrode 2 is located below the high thermal conductivity substitute substrate. Specifically, the active layer provides a combination of electrons and holes, and electrical energy is converted into light energy and heat energy. This area is also the main source of heat for LED components. If the temperature of the active layer is too high, the LED component will fail. Two measurement methods are used to measure the temperature: a thermal transient testing method and an infrared thermography method. The two measurement methods are used in product design and inspection to evaluate the design of the chip and inspect the product quality. The two measurement methods are indirect, and the measured temperature easily changes with the environment and the chip structure.
In addition, temperature measurement components are installed on an LED circuit module (a printed circuit board, a PCB board) to measure the in-situ temperature of the package (i.e., the vertical LED chip 1), but in the two measurement methods, the active layer is too far away from the semiconductor epitaxial structure 1A, and there are too many boundaries in between, so that the temperature of the active layer cannot be accurately measured.
In conventional technique, there is no mass-produced LED chip product that directly measures the temperature close to the position of the active layer. The reason is that the technique of placing a temperature sensor on the structure of the active layer is complicated, reduces the light-emitting area of the chip and reduces the light-emitting brightness. For small and medium-sized LED chip products in the current market, since most of the operations are conducted at lower current density, the active layer generates less heat, so there is no direct demand for temperature measurement of the active layer.
However, high-power LEDs for the headlights and projection are large-size LED components and operated at high current density. If the thermal state of the active layer can be monitored in-situ, not only the optimization design of the component is facilitated, but also the LED chip with abnormally high temperature under the operation can be detected in-situ, so as to take corresponding measures early to avoid sudden failure of the active layer due to overheat and effectively improve the use reliability of the product.
The main purpose of the invention is to provide a vertical light-emitting diode chip structure capable of measuring temperature of an active layer in-situ, so as to meet the requirements of in-situ monitoring the thermal state of components.
The secondary purpose of the invention is to provide a temperature measurement calibration method to reduce the cost thereof.
The invention relates to a vertical light-emitting diode chip structure capable of measuring temperature, comprising a P-type electrode, a chip conductive base structure, a transverse high thermal conductivity extension structure, a metal film resistance temperature measurement structure, a semiconductor epitaxial structure and an N-type electrode. The P-type electrode is arranged on one side of the chip conductive base structure. The transverse high thermal conductivity extension structure is arranged on one side of the chip conductive base structure opposite to the P-type electrode. The metal film resistance temperature measurement structure comprises an insulating support and a temperature measurement metal film stacked in sequence. The semiconductor epitaxial structure comprises a P-type semiconductor, an active layer, and an N-type semiconductor stacked in sequence. An upper plane of the transverse high thermal conductivity extension structure is separately provided with the semiconductor epitaxial structure and the metal film resistance temperature measurement structure. The P-type semiconductor and the chip conductive base structure are in ohmic contact through the transverse high thermal conductivity extension structure. One side of the semiconductor epitaxial structure opposite to the chip conductive base structure is provided with the N-type electrode, and the N-type electrode is in ohmic contact with the N-type semiconductor.
In one embodiment, the vertical light-emitting diode chip structure comprises a package support plate. The package support plate comprises a lower plane and an upper plane. The lower plane is provided with a negative electrode, a positive electrode, a first temperature test terminal and a second temperature test terminal. The upper plane is provided with a first electrode, a second electrode, a first transfer contact and a second transfer contact. The first electrode is electrically connected to the negative electrode; the second electrode is electrically connected to the positive electrode; the first transfer contact is electrically connected to the first temperature test terminal; and the second transfer contact is electrically connected to the second temperature test terminal, wherein the N-type electrode and the first electrode are electrically connected by a wire bonding metal, and the P-type electrode is directly bonded and electrically connected to the second electrode through a chip-bonding conductive metal, and two film terminals of the temperature measurement metal film are electrically connected with the first transfer contact and the second transfer contact by a first connecting metal and a second connecting metal, respectively.
The temperature measurement calibration method comprises the following steps:
placing a plurality of package support plates which underwent the chip and electrical connection process and are connected and uncut into a constant temperature device;
making the temperature of the constant temperature device reach at least two specified temperatures respectively;
measuring resistance value of the first temperature test terminal and the second temperature test terminal of the plurality of package support plates respectively at the at least two specified temperatures; and
obtaining a temperature calibration relational expression of the plurality of package support plates respectively according to measured resistance values.
Accordingly, the upper plane of the transverse high thermal conductivity extension structure is separately provided with the semiconductor epitaxial structure and the metal film resistance temperature measurement structure. The heat generated from the active layer of the semiconductor epitaxial structure is directly transferred by the transverse high thermal conductivity extension structure to the metal film resistance temperature measurement structure. The change of temperature gradient is small, so measuring the change of the resistance of the temperature measurement metal film can monitor the temperature of the active layer in-situ, which is conducive to detecting defective products and making early corresponding measures to avoid sudden failure of components due to over-temperature, thereby effectively improves the reliability of product use. The temperature measurement calibration method achieves the effect of correcting the temperature of a large number of temperature measurement LED components at the same time.
The detailed description and technical contents of the invention are described below with reference to the drawings.
As shown in
The package support plate 70 comprises a lower plane 701 and an upper plane 702. The lower plane 701 is provided with a negative electrode 81, a positive electrode 82, a first temperature test terminal 83 and a second temperature test terminal 84. The upper plane 702 is provided with a first electrode 91 electrically connected to the negative electrode 81, a second electrode 92 electrically connected to the positive electrode 82, a first transfer contact 93 electrically connected to the first temperature test terminal 83 and a second transfer contact 94 electrically connected to the second temperature test terminal 84, wherein the N-type electrode 60 and the first electrode 91 are electrically connected by a wire bonding metal 71, and the P-type electrode 10 is directly bonded and electrically connected to the second electrode 92 through a chip-bonding conductive metal (not shown in the figure). In one embodiment, the invention further comprises a packaging material 80 that covers and encapsulates the upper plane 702 of the package support plate 70 to form a protecting structure.
As shown in
As shown in
placing a plurality of package support plates 70 which are connected and uncut into a constant temperature device (not shown);
making the temperature of the constant temperature device reach at least two specified temperatures respectively;
measuring resistance values R1, R2 and R3 between the first temperature test terminal 83 and the second temperature test terminal 84 of the plurality of package support plates 70 respectively at the at least two specified temperatures (for example, 0° C. and 150° C.); and
obtaining a temperature calibration relational expression of the plurality of package support plates 70 respectively according to the resistance values R1, R2 and R3.
When measuring the resistance values R1, R2 and R3, a probe card 76 is used. The probe card 76 comprises measuring probes 761 corresponding to the first temperature test terminal 83 and the second temperature test terminal 84 of the plurality of package support plates 70 to measure the resistance values R1, R2 and R3 between the first temperature test terminal 83 and the second temperature test terminal 84.
As described in the steps, the temperature measurement calibration of a plurality of package support plates 70 are completed simultaneously, which saves the cost.
As shown in
As shown in
The improvement of the invention comprises:
1. The metal film resistance temperature measurement structure is located to close to the semiconductor epitaxial structure, and the temperature of the chip is measured in-situ at the position close to the active layer. Abnormal high temperature of the semiconductor epitaxial structure is measured and detected, and preventive measures can reduce the current on the spot to avoid burnout or doing maintenance check before scheduled time. According to the temperature of the active layer, engineering optimization of the chip conductive base structure and the packaging material can he conducted to improve the heat dissipation capacity of the component and increase the reliability.
2. A plurality of package support plates which are connected and uncut are placed into a constant temperature device at a time, so that a batch temperature calibration relational expression of a large number of chips is measured, thereby solving the problems of high cost and complex operation of testing components individually.
3. The temperature of the semiconductor epitaxial structure close to the active layer is measured simply, directly and in-situ. If there is an abnormally high temperature, safety procedures (warning, current reduction or turn-off) can be carried out to prevent a single component from burning that affects the overall lighting.
4. A plurality of metal film resistance temperature measurement structures are arranged at different positions of the vertical light-emitting diode chip structure. Two temperature values are used to estimate the change of temperature gradient, which allows design and optimization of heat dissipation, monitoring of heat dissipation, and emergency repairing to be efficient.