Claims
- 1. A non-volatile memory device comprising:
a substantially single crystalline semiconductive material of a first conductivity type having a planar surface; a first region of a second conductivity type, different from said first conductivity type in said material; a second region of said second conductivity type in said material; a channel region connecting said first and second regions for the conduction of charges; a dielectric spaced part from said channel region for trapping charges; a gate electrode, spaced apart from said dielectric for controlling the conduction of charges in said channel region; and wherein said channel region has a portion which is substantially perpendicular to said planar surface.
- 2. The device of claim 1 wherein said channel region is in a trench, said trench having a top portion and a bottom portion.
- 3. The device of claim 2 wherein said first region is adjacent said top portion.
- 4. The device of claim 3 wherein said second region is adjacent said bottom portion.
- 5. The device of claim 2 wherein said top portion has two sides and said first region is adjacent a first side and said second region is adjacent a second side.
- 6. The device of claim 2 wherein said trench has a side wall connecting said top portion and said bottom portion, and said channel region is along said sidewall, and said gate electrode is in said trench.
- 7. The device of claim 6 wherein said dielectric is silicon nitride.
- 8. The device of claim 7 wherein said dielectric is spaced apart from said channel region by a layer of silicon dioxide.
- 9. The device of claim 8 wherein said gate electrode is spaced apart from said dielectric by a layer of silicon dioxide.
- 10. A non-volatile memory array comprising:
a substantially single crystalline semiconductive material of a first conductivity type having a planar surface; a plurality of memory cells in said material, each memory cell comprising:
a first region of a second conductivity type different from said first conductivity type in said material; a second region of said second conductivity type in said material; a channel region connecting said first and second regions for the conduction of charges; a dielectric spaced apart from said channel region for trapping charges; a gate electrode spaced apart from said dielectric for controlling the conduction of charges in said channel region; said channel region having a portion which is substantially perpendicular to said planar surface; and wherein adjacent memory cells have a common first region.
- 11. The array of claim 10 wherein each of said memory cells has a trench with a top portion and a bottom portion with said channel region in said trench.
- 12. The device of claim 11 wherein said first region is adjacent said top portion.
- 13. The device of claim 12 wherein said second region is adjacent said bottom portion.
- 14. The device of claim 11 wherein said top portion has two sides and said first region is adjacent a first side and said second region is adjacent a second side.
- 15. The device of claim 11 wherein said trench has a side wall connecting said top portion and said bottom portion, and said channel region is along said sidewall, and said gate electrode is in said trench.
- 16. The device of claim 15 wherein said dielectric is silicon nitride.
- 17. The device of claim 16 wherein said dielectric is spaced apart from said channel region by a layer of silicon dioxide.
- 18. The device of claim 17 wherein said gate electrode is spaced apart from said dielectric by a layer of silicon dioxide.
- 19. The array of claim 10 wherein said material is recrystallized polysilicon.
- 20. The array of claim 10 wherein said material is single crystalline silicon.
- 21. The array of claim 10 wherein said gate electrode of memory cells in a first direction are electrically connected.
- 22. The array of claim 21 wherein said first region of memory cells in a second direction, substantially perpendicular to the first direction, are electrically connected.
- 23. The array of claim 22 wherein said second region of memory cells in said second direction are electrically connected.
- 24. A method of making a non-volatile memory array in a substantially single crystalline semiconductive material of a first conductivity type having a planar surface, comprising:
(a) forming a plurality of spaced apart first strips of a first insulating material on said planar surface; each of said first strips extending in a first direction; (b) forming a plurality of spaced apart trenches in said semiconductive material; each of said trenches extending in said first direction and is between a pair of adjacent spaced apart first strips; each of said trenches having a bottom portion and a top portion with a sidewall therebetween with said top portion adjacent to said spaced apart first strips; (c) implanting said semiconductive material to form a first region of a second conductivity type, opposite said first conductivity type, in said bottom portion of each of said trenches; (d) filling said plurality of spaced apart trenches with a second insulating material; (e) forming a plurality of spaced apart masking strips on said plurality of spaced apart first strips on said plurality of first strips, each of said masking strips extending in a second direction, substantially perpendicular to said first direction; (f) removing portions of said second insulating material from said plurality of spaced apart trenches that are between spaced apart masking strips; (g) forming a trapping layer in each of said trenches in locations where said second insulating material has been removed in step (f), said trapping layer comprising a dielectric spaced apart from said sidewall of said trench; and (h) filling said trenches with polysilicon in locations where said trapping layer has been formed in step (g), said polysilicon spaced apart from said dielectric and being continuously connected in said second direction.
- 25. The method of claim 24 further comprising the step of:
(i) removing portions of said spaced apart first strips that are between spaced apart masking strips after step (e); (j) implanting said semiconductive material to form a plurality of spaced apart second regions of said second conductivity type in regions where said spaced apart first strips were removed in step (i); (k) removing said plurality of spaced apart masking strips; (l) removing portions of said spaced apart first strips that were covered by said plurality of spaced apart masking strips; and (m) implanting said semiconductive material to form a plurality of spaced apart third regions of said second conductivity type in regions where portions of said spaced apart first strips were removed in step (l); each of said third region electrically connecting the second regions formed in step (j) in said first direction.
- 26. The method of claim 24 wherein said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 27. The method of claim 26 wherein said forming step (g) forms a continuous trapping layer in said second direction across a plurality of trenches.
- 28. The method of claim 27 further comprising removing said spaced apart first strips that are between spaced apart masking strips prior to step (g).
- 29. The method of claim 24 wherein said plurality of spaced apart first strips are made of silicon nitride.
- 30. A method of making a non-volatile memory array in a substantially single crystalline semiconductive material of a first conductivity type having a planar surface; comprising
(a) forming a plurality of spaced apart first strips of a first insulating material on said planar surface; each of said first strips extending in a first direction; (b) forming a plurality of spaced apart trenches in said semiconductive material; each of said trenches extending in said first direction and is between a pair of adjacent spaced apart first strips; each of said trenches having a bottom portion and a top portion with a sidewall therebetween with said top portion adjacent to said spaced apart first strips; (c) filling said plurality of spaced apart trenches with a second insulating material; (d) forming a plurality of spaced apart masking strips on said plurality of first strips, each of said masking strips extending in a second direction, substantially perpendicular to said first direction: (e) removing portions of said first strips between said masking strips, not covered by said masking strips; (f) implanting said semiconductive material to form a plurality of first regions of a second conductivity type, opposite said first conductivity type in regions where portions of the first strips were removed in step (e); (g) removing portions of said second insulating material from said plurality of spaced apart trenches that are between a pair of adjacent masking strips; (h) forming a trapping layer in each of said trenches in locations where said second insulating material has been removed in step (g), said trapping layer comprising a dielectric spaced apart from said sidewall of said trench; (i) filling said trenches in locations where said trapping layer has been formed in step (h) with polysilicon, said polysilicon spaced apart from said dielectric and being continuously connected in said second direction; (j) removing said masking strips; (k) removing portions of said first strips exposed by removing said masking strips of step (j); and (l) implanting said semiconductive material to form a plurality of second regions of said second conductivity type in regions where portions of said first strips were removed in step (k), said second regions connecting with said first regions formed in step (f) extending in said first direction.
- 31. The method of claim 30 wherein said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 32. The method of claim 31 wherein said forming step (h) forms a continuous trapping layer in said second direction across a plurality of trenches.
- 33. The method of claim 30 wherein said plurality of spaced apart first strips are made of silicon nitride.
- 34. A method of making a non-volatile memory array in a substantially single crystalline semiconductive material of a first conductivity type having a planar surface, comprising:
(a) forming a plurality of spaced apart first strips of a first insulating material on said planar surface; each of said first strips extending in a first direction; (b) forming a plurality of spaced apart trenches in said semiconductive material; each of said trenches extending in said first direction and is between a pair of adjacent spaced apart first strips; each of said trenches having a bottom portion and a top portion with a sidewall therebetween with said top portion adjacent to said spaced apart first strips; (c) implanting said semiconductive material to form a plurality of spaced apart first regions of a second conductivity type, opposite said first conductivity type, extending in said first direction, each pair of first regions separated by a side wall of a trench; (d) forming a trapping layer in each of said trenches, extending in said first direction, said trapping layer comprising a dielective spaced apart from said sidewall of said trench; (e) filling said trenches with polysilicon extending in said first direction, said silicon spaced apart from said dielective and being continuously connected in a second direction, substantially perpendicular to said first direction; (f) forming a plurality of spaced apart masking strips on said polysilicon, said masking strips extending in said second direction; and (g) removing portions of said polysilicon in said trenches, that are between spaced apart masking strips.
- 35. The method of claim 34 wherein said implanting step forms a plurality of first regions in said bottom portion of each of said trenches.
- 36. The method of claim 35 further comprising:
(h) forming spacers along said sidewall of said trenches prior to the implanting step (c); and (i) removing said spacers formed in step (c) prior to the forming of the trapping layer of step (d).
- 37. The method of claim 36 further comprising:
(j) removing said plurality of spaced apart first strips prior to the forming of the trapping layer of step (d); and
wherein said forming of the trapping layer forms a continuous trapping layer in said second direction across a plurality of trenches.
- 38. The method of claim 37 wherein said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 39. The method of claim 34 wherein said implanting step forms a plurality of first regions in a portion of said semiconductive material adjacent each trench near the top portion of each of said trenches.
- 40. The method of claim 39 further comprising:
(h) filling said trenches with a second insulating material after the forming step (b); (i) removing said first plurality of first strips after said filling step (h); and (j) removing said second insulating material after said implanting step (c);
- 41. The method of claim 40 wherein said forming of the trapping layer of step (d) forms a continuous trapping layer in said second direction across a plurality of trenches.
- 42. The method of claim 41 said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 43. The method of claim 39 wherein said implanting step (c) is implanted after the formation of the plurality of spaced apart first strips of step (a) in regions between the spaced apart first strips, but prior to the formation of the trenches of step (b).
- 44. the method of claim 43 further comprising:
(h) forming a plurality of spaced apart second strips of a second insulating material on said planar surface, each of said second strips extending in said first direction with a second strip in the space between a pair of adjacent spaced apart first strips, and substantially over a first region; (i) removing said plurality of spaced apart first strips, after the formation of said plurality of spaced apart second strips;
- 45. The method of claim 44, further comprising removing said plurality of second strips after said formation of said plurality of trenches of step (b).
- 46. The method of claim 45 wherein said forming of the trapping layer of step (d) forms a continuous trapping layer in said second direction across a plurality of trenches.
- 47. The method of claim 46 said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 48. The method of claim 34 wherein said implanting step forms a plurality of first regions in said bottom portion of each of said trenches and a plurality of first regions in a portion of said semiconductive material adjacent each trench near the top portion of each of said trenches.
- 49. The method of claim 48 further comprising:
(h) forming spacers along said sidewall of said trenches prior to the implanting step (c); and wherein said implanting step (c) implants said plurality of first regions in said bottom portion of each of said trenches; (i) filling said trenches with a second insulating material after the implanting step (c); (j) removing said plurality of first strips after said filling step (i); (k) implanting said conductive material to form a plurality of first regions in a portion of the semiconductive material adjacent each trench near the top portion of each of said trenches; and (l) removing said spacers and said second insulating material from said trenches after the implanting step (k).
- 50. The method of claim 49 wherein said forming of the trapping layer forms a continuous trapping layer in said second direction across a plurality of trenches.
- 51. The method of claim 50 wherein said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
- 52. The method of claim 48, wherein said implanting step (c) is implanted after the formation of the plurality of spaced apart first strips of step (a) in regions between the spaced apart first strips, but prior to the formation of the trenches of step (b).
- 53. the method of claim 52 further comprising:
(h) forming a plurality of spaced apart second strips of a second insulating material on said planar surface, each of said second strips extending in said first direction with a second strip in the space between a pair of adjacent spaced apart first strips, and substantially over a first region; (i) removing said plurality of spaced apart first strips, after the formation of said plurality of spaced apart second strips, and prior to the forming of a plurality of trenches of step (b); (j) implanting said semiconductive material to form a plurality of spaced apart first regions of said second conductivity type, in said bottom of said plurality of trenches after said forming step (b).
- 54. The method of claim 53 further comprising removing said plurality of spaced apart second strips of second insulating material after the implanting step (j).
- 55. The method of claim 54 wherein said forming of the trapping layer of step (d) forms a continuous trapping layer in said second direction across a plurality of trenches.
- 56. The method of claim 55 said trapping layer comprises a first layer of silicon dioxide, a layer of silicon nitride and a second layer of silicon dioxide, with said layer of silicon nitride as said dielectric positioned between said first and second layers of silicon dioxide.
Parent Case Info
[0001] The present application claims the priority of U.S. Provisional Application No. 60/404,629, filed on Aug. 19, 2002, whose disclosure is incorporated herein in its entirety by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60404629 |
Aug 2002 |
US |