This application claims the priority of Chinese patent application number 201110282834.2, filed on Sep. 22, 2011, the entire contents of which are incorporated herein by reference.
The present invention relates to the field of semiconductor integrated circuit manufacturing, and in particular, relates to a vertical PNP device in a silicon-germanium (SiGe) BiCMOS process and its manufacturing method.
High-speed vertical PNP devices are devices jointly used with high-speed silicon-germanium heterojunction bipolar transistors (SiGe HBTs) in the application of high-speed radio-frequency (RF). Usually, performance requirements on a vertical PNP device are that the breakdown voltage is greater than 7V and the characteristic frequency is greater than 20 GHz. But these performance requirements are hard to satisfy as the majority carriers in the emitter region and collector region of a vertical PNP device are holes, which have a relatively low mobility. Moreover, a high characteristic frequency requires a heavily doped collector region of the vertical PNP device, which will greatly reduce the breakdown voltage of the device.
An objective of the present invention is to provide a vertical PNP device in a SiGe BiCMOS process which can improve the characteristic frequency of the device and meanwhile improve the breakdown voltage of the device.
To achieve the above objective, the vertical PNP device in a SiGe BiCMOS process of the present invention is formed on a silicon substrate with an active area isolated by shallow trench field oxide regions. A deep N-well is formed in the silicon substrate, wherein the depth of the deep N-well is greater than those of the shallow trench field oxide regions. The vertical PNP device is formed in the deep N-well and is surrounded by the deep N-well. The vertical PNP device comprises a collector region, a base region and an emitter region, wherein
Preferably, P-type pseudo buried layers are formed at bottom of the shallow trench field oxide regions; each P-type pseudo buried layer is separated by a lateral distance from the active area and is in contact with the first P-type ion implantation region; a breakdown voltage of the vertical PNP device is adjustable by adjusting the lateral distance between the P-type pseudo buried layers and the active area; a first deep hole contact is formed on top of each P-type pseudo buried layer through the corresponding shallow trench field oxide region and is in contact with the P-type pseudo buried layer to pick up a collector electrode.
Preferably, N-type pseudo buried layers are formed at bottom of the shallow trench field oxide regions in the deep N-well; each N-type pseudo buried layer is separated by a lateral distance from the corresponding P-type pseudo buried layer and is not in contact with the first P-type ion implantation region; a second deep hole contact is formed on top of each N-type pseudo buried layer through the corresponding shallow trench field oxide region and is in contact with the N-type pseudo buried layer to pick up an electrode of the deep N-well.
Preferably, the base region of the vertical PNP device comprises an N-type ion implantation region formed on top of the collector region in the active area and being in contact with the collector region; the base region has a doping concentration higher than that of the collector region.
Preferably, N-doped polysilicons are formed on top of the active area. The N-doped polysilicons are formed by adopting process conditions for forming a polysilicon layer for the emitter of a SiGe HBT in the SiGe BiCMOS process. The N-doped polysilicons are in contact with the base region and are used as pick-ups of the base region; metal contacts are formed on the N-doped polysilicons to pick up base electrodes.
Preferably, the emitter region of the vertical PNP device comprises a P-doped SiGe monocrystalline silicon formed on top of the active area. The SiGe monocrystalline silicon is grown by adopting process conditions for growing a base region of a SiGe HBT in the SiGe BiCMOS process. The SiGe monocrystalline silicon is P-doped by adopting a P-type ion implantation process for P-doping an extrinsic base region of a SiGe HBT in the SiGe BiCMOS process. The emitter region is in contact with the base region. A metal contact is formed on the emitter region to pick up an emitter electrode.
Preferably, the emitter region is isolated from the N-doped polysilicons by insulating spacers.
To achieve the above objective, the present invention further provides a manufacturing method of vertical PNP device in a SiGe BiCMOS process, which includes the following steps:
step 1: form an active area and shallow trenches in a silicon substrate by etching process;
step 2: form P-type pseudo buried layers and N-type pseudo buried layers respectively by performing ion implantation to the silicon substrate at bottom of the shallow trenches; each P-type pseudo buried layer is separated by a lateral distance from the active area; each N-type pseudo buried layer is separated by a lateral distance from the corresponding P-type pseudo buried layer and is farther from the active area than the corresponding P-type pseudo buried layer is; a breakdown voltage of the vertical PNP device is adjustable by adjusting the lateral distance between the P-type pseudo buried layers and the active area;
step 3: form shallow trench field oxide regions by filling silicon oxide into the shallow trenches;
step 4: form a deep N-well in the silicon substrate by performing N-type ion implantation to the region where the vertical PNP device is to be formed; the deep N-well has a depth greater than those of the shallow trench field oxide regions;
step 5: open a window for forming a collector region of the vertical PNP device by photolithography; form a first P-type ion implantation region in the active area in an upper part of the deep N-well by performing a first P-type ion implantation, wherein the first P-type ion implantation region has a depth greater than those of the shallow trench field oxide regions; the first P-type ion implantation region laterally diffuses into the silicon substrate at bottom of the shallow trench field oxide regions on both sides of the active area; the first P-type ion implantation region is in contact with the deep N-well; the first P-type ion implantation region has a doping concentration lower than that of the deep N-well;
step 6: form first deep hole contacts and second deep hole contacts in the shallow trench field oxide regions, wherein the first deep hole contacts are situated on top of the P-type pseudo buried layers and are in contact with the P-type pseudo buried layers to pick up collector electrodes; the second deep hole contacts are situated on top of the N-type pseudo buried layers and are in contact with the N-type pseudo buried layers to pick up electrodes of the deep N-well.
Preferably, the method further comprises the following steps:
step 7: after the second P-type ion implantation in step 5, form an N-type ion implantation region in the active area by performing N-type ion implantation, wherein the N-type ion implantation region is situated on top of the collector region and is in contact with the collector region; the N-type ion implantation region forms a base region; the base region has a doping concentration higher than that of the collector region;
step 8: after forming the base region, deposit an emitter window dielectric layer on a surface of the silicon substrate and form an emitter window by performing photolithography and etch to the emitter window dielectric layer, wherein the emitter window is situated on top of the active area, exposing the base region, and has a size smaller than that of the active area; grow an in-situ P-doped SiGe monocrystalline silicon on the surface of the silicon substrate where the emitter window is formed; etch the SiGe monocrystalline silicon by photolithography and etch; dope the SiGe monocrystalline silicon with P-type impurities by P-type ion implantation; the SiGe monocrystalline silicon after in-situ P-doping and ion implantation doping forms an emitter region, wherein the emitter region is in contact with the base region; a contact area between the emitter region and the base region is defined by the emitter window;
step 9: after forming the emitter region, deposit a base window dielectric layer on the surface of the silicon substrate and form base windows by performing photolithography and etch to the base window dielectric layer, wherein each base window is situated on top of the active area, exposing the base region, and has a size smaller than that of the active area; each base window is isolated from the emitter region by an insulating spacer formed by etching the base window dielectric layer; grow a polysilicon layer on the surface of the silicon substrate where the base windows are formed; N-dope the polysilicon layer by ion implantation and etch the polysilicon layer by photolithography and etch; the polysilicons after etch are in contact with the base region; contact areas between the polysilicons and the base region are defined by the base windows; the polysilicons are used as pick-ups of the base region.
step 10: after forming first deep hole contacts and second deep hole contacts in step 6, form a metal contact on the emitter region to pick up an emitter electrode; form metal contacts on the polysilicons to pick up base electrodes.
Preferably, the first P-type ion implantation in step 5 is performed in a form of single implantation or multiple implantations.
Preferably, the second P-type ion implantation in step 5 is performed in a form of single implantation or multiple implantations; implantation dose of the second P-type ion implantation is 1×1013 cm−2˜5×1014 cm−2.
Preferably, in step 8, the SiGe monocrystalline silicon is grown by adopting a process for growing a base region of a SiGe HBT in the SiGe BiCMOS process. The SiGe monocrystalline silicon and the base region of the SiGe HBT can be formed at the same time respectively in the region of the vertical PNP device and in the region of the SiGe HBT on the substrate. The SiGe monocrystalline silicon is P-doped by adopting a P-type ion implantation process for P-doping an extrinsic base region of a SiGe HBT in the SiGe BiCMOS process. The P-type ion implantation for doping the SiGe monocrystalline silicon and for doping the extrinsic base region of the SiGe HBT can be performed at the same time respectively in the region of the vertical PNP device and in the region of the SiGe HBT on the substrate.
Preferably, the polysilicon layer in step 9 is grown and doped by adopting processes for growing and doping a polysilicon layer for the emitter of a SiGe HBT in the SiGe BiCMOS process. Both polysilicon layers can be formed at the same time respectively in the region of the vertical PNP device and in the region of the SiGe HBT on the substrate.
The collector region of the device of the present invention has a two-dimensional L-shaped structure formed by the lightly doped first P-type ion implantation region and the heavily doped second P-type ion implantation region. The heavily doped second P-type ion implantation region can limit the widening of the vertical width (i.e. depth) of the base region, thus reducing the series resistance of the collector region and improving the characteristics frequency of the device. When the device works normally, the collector region and the deep N-well are reverse-biased, making the lightly doped first P-type ion implantation region thoroughly depleted and thus improving the breakdown voltage of the device. The manufacturing method of the present invention is compatible with the manufacturing processes of a SiGe HBT in a SiGe BiCMOS process, so as to realize the integration of a vertical PNP device with a SiGe HBT.
The present invention will be further described and specified by using figures and implementation details as follows:
The collector region of the vertical PNP device is composed of a first P-type ion implantation region 6 and a second ion implantation region 7 formed in the active area in an upper part of the deep N-well 5.
The first P-type ion implantation region 6 has a depth greater than those of the shallow trench field oxide regions 2. The first P-type ion implantation region 6 laterally diffuses into the silicon substrate 1 at bottom of the shallow trench field oxide regions 2 on both sides of the active area. The first P-type ion implantation region 6 is in contact with the deep N-well 5.
The second P-type ion implantation region 7 has a depth less than those of the shallow trench field oxide regions 2. The second P-type ion implantation region 7 is formed on top of the first P-type ion implantation region 6 and is in contact with the first P-type ion implantation region 6.
The second P-type ion implantation region 7 has a doping concentration higher than that of the first P-type ion implantation region 6, and the first P-type ion implantation region 6 has a doping concentration lower than that of the deep N-well 5.
P-type pseudo buried layers 3 are formed at bottom of the shallow trench field oxide regions 2. Each P-type pseudo buried layer 3 is separated by a lateral distance from the active area and is in contact with the first P-type ion implantation region 6. The breakdown voltage of the vertical PNP device is adjustable by adjusting the lateral distance between the P-type pseudo buried layers 3 and the active area. A first deep hole contact 14 is formed on top of each P-type pseudo buried layer 3 through the corresponding shallow trench field oxide region 2 and is in contact with the P-type pseudo buried layer 3 to pick up a collector electrode.
N-type pseudo buried layers 4 are formed at bottom of the shallow trench field oxide regions 2 in the deep N-well 5. Each N-type pseudo buried layer 4 is separated by a lateral distance from the corresponding P-type pseudo buried layer 3 and is not in contact with the first P-type ion implantation region 6. A second deep hole contact 14 is formed on top of each N-type pseudo buried layer 4 through the corresponding shallow trench field oxide region 2 and is in contact with the N-type pseudo buried layer 4 to pick up an electrode of the deep N-well 5.
The base region 8 of the vertical PNP device is composed of an N-type ion implantation region formed on top of the collector region in the active area and being in contact with the collector region. The base region 8 has a doping concentration higher than that of the collector region. N-doped polysilicons 12 are formed on top of the active area. The polysilicons 12 are formed by adopting process conditions for forming a polysilicon layer for the emitter of a SiGe HBT in the SiGe BiCMOS process. The polysilicons 12 are in contact with the base region 8 and are used as pick-ups of the base region 8. The contact areas between the polysilicons 12 and the base region 8 are defined by base windows. The base windows are formed by performing lithography and etch to a base window dielectric layer 11. Spacers 13 are formed on sidewalls of the polysilicons 12. Metal contacts 15 are formed on the polysilicons 12 to pick up base electrodes. The base window dielectric layer 11 is a single layer of silicon oxide or silicon nitride, or a composite layer of silicon oxide and silicon nitride. The spacers 13 are silicon oxide or silicon nitride.
The emitter region 10 of the vertical PNP device is composed of a P-doped SiGe monocrystalline silicon formed on top of the active area. The SiGe monocrystalline silicon is grown by adopting process conditions for growing a base region of a SiGe HBT in the SiGe BiCMOS process. The SiGe monocrystalline silicon is doped by using the P-type impurities in a P-doping process for an extrinsic base region of a SiGe HBT in the SiGe BiCMOS process and the P-type impurities in an in-situ doping process. Preferably, the P-type impurities used for the SiGe monocrystalline silicon are boron. The emitter region 10 is in contact with the base region 8. The contact area between the emitter region 10 and the base region 8 is defined by an emitter window. The emitter window is formed by performing lithography and etch to an emitter window dielectric layer 9. The emitter window dielectric layer 9 is a single layer of silicon oxide, silicon nitride or polysilicon, or a composite layer formed by any two or three of silicon oxide, silicon nitride and polysilicon. A metal contact 15 is formed on the emitter region 10 to pick up an emitter electrode. The emitter region 10 is isolated from the polysilicons 12 by insulating spacers. The insulating spacers are formed by etching the base window dielectric layer 11. The spaces 13 and the emitter window dielectric layer 9 can also isolate the emitter region 10 from the polysilicons 12.
Step 1: form an active area and shallow trenches in a silicon substrate by etching process, as shown in
Step 2: as shown in
Step 3: form shallow trench field oxide regions 2 by filling silicon oxide into the shallow trenches, as shown in
Step 4: form a deep N-well 5 in the silicon substrate by performing N-type ion implantation to the region where the vertical PNP device is to be formed, as shown in
Step 5: as shown in
Before step 6, further includes:
Step 7: after the second P-type ion implantation in step 5, form an N-type ion implantation region in the active area by performing N-type ion implantation, as shown in
Step 8: after forming the base region 8, deposit an emitter window dielectric layer 9 on a surface of the silicon substrate 1 and form an emitter window by performing photolithography and etch to the emitter window dielectric layer 9, as shown in
Step 9: after forming the emitter region 10, deposit a base window dielectric layer 11 on the surface of the silicon substrate 1 and form base windows by performing photolithography and etch to the base window dielectric layer 11, as shown in
Then, continue to carry out step 6 and step 10.
Step 6: form first deep hole contacts 14 and second deep hole contacts 14 in the shallow trench field oxide regions 2, as shown in
Step 10: after forming first deep hole contacts 14 and second deep hole contacts 14 in step 6, form a metal contact 15 on the emitter region 10 to pick up an emitter electrode; form metal contacts 15 on the polysilicons 12 to pick up base electrodes.
As shown in
The above embodiments are provided for the purpose of describing the invention and are not intended to limit the scope of the invention in any way. It will be apparent to those skilled in the art that various modifications and variations can be made without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention.
Number | Date | Country | Kind |
---|---|---|---|
201110282834.2 | Sep 2011 | CN | national |