Claims
- 1. A system for suppying a sustain voltage to a display device having a plurality of discharge cells comprising, in combination:
- a first switch circuit including a first FET having a drain connected to a high voltage, a source connectable to an output connection to said display device, and having a gate;
- a second switch circuit including a second FET having a drain connected to the source of said first FET through a first junction and a source connected to ground potential, and having a gate;
- a third switch including a third FET having a gate and having its source connected to said output connection and its drain connectable to said high voltage through a second junction;
- a fourth switch including a fourth FET having a gate and having its drain connected to said output connection and its source connected to said first junction;
- a diode having its anode connected to said high voltage and its cathode connected to said second junction which connects to the drain of said third FET;
- a capacitor connected between said first and second junctions;
- a control means connected to said FET gates for operating said switches to place the system in one of multiple states;
- a first state having the 2nd and 4th FETs conducting and the 1st and 3rd FETs non-conducting to complete a charging connection to said capacitor from the high voltage to ground to charge said capacitor to the level of said high voltage and also providing a ground voltage level at said output connection;
- a second state having the 2nd and 3rd FETs non-conducting and the 1st and 4th FETs conducting to complete a circuit from said high voltage to said output connection through said 1st and 4th switches to provide said high voltage at said output connection;
- a third state having said 1st and 3rd FETs conducting and said 2nd and 4th FETs non-conducting to complete a circuit to place the high voltage in series with said capacitor which has been charged to said high voltage level by said 1st state wherein a signal of twice the amplitude of said high voltage level is provided at said output connection.
- 2. A system as recited in claim 1 further comprising:
- the switching of said 1st FET from a non-conducting to a conducting state occurring at a substantially constant transition time;
- the switching of the 2nd FET from a conducting to a non-conducting state occurring substantially simultaneously with the switching of said 1st FET;
- whereby, the voltage on the source of said 1st FET rises in a constant time during the voltage transition of said 1st FET.
- 3. A system as recited in claim 1 further comprising:
- the switching of said 3rd and 4th FETs occurring after the switching of said 1st and 2nd FETs;
- whereby the voltage at said output connection rises in a constant time from substantially ground potential to a voltage substantially equal to said high voltage and after a predetermined time rises in a constant time to a voltage substantially equal to twice the level of said high voltage.
- 4. A system as recited in claim 1 wherein said control means connected to said first and second FETs each comprise:
- a logic gate having an input for receiving digital logic signals;
- a switchable current source connected to and switchable by the output of said logic gate and connected to the gate of the respective FET;
- whereby, said logic signals applied to said logic gate switch said current source which, in turn, switches the respective FET.
- 5. A system as recited in claim 4 wherein said switchable current source comprises:
- a bipolar transistor having an emitter connected to the output of said logic gate, a collector connectable to the gate of the respective FET, and a base connected to a voltage source.
- 6. A system as recited in claim 5 wherein said 1st, 3rd and 4th switch circuit means electrically float after said 2nd switch circuit means is switched from a conducting to a non-conducting state.
Parent Case Info
This is a continuation of Application Ser. No. 431,864 filed Sept. 30, 1982, now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
106942 |
Feb 1984 |
EPX |
Non-Patent Literature Citations (2)
Entry |
Gas Panel Selection Circuit with Field Effect Transistors by Larsen and Wood; IBM Tech. Discl. Bull., vol. 18, No. 4, Sep. 1975, pp. 1071, 1072. |
IBM Technical Disclosure Bulletin, vol. 21, No. 9, 2/79, "Magnetically Controlled Sustain Driver", to W. J. Martin, et al., pp. 3675-3676. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
431864 |
Sep 1982 |
|