Claims
- 1. A monolithic integrated circuit comprising:
- programmable clock circuit means for producing a video memory clock signal and a video dot clock signal;
- a video controller coupled to said programmable clock circuit means for receiving the video memory clock signal and the video dot clock signal and for producing a video information data stream;
- random-access memory means, coupled to said video controller, for receiving the video information data stream and producing a video display information data stream; and
- digital-to-analog converter means, coupled to both said random-access memory and to said video controller, for selectively receiving either the video information data stream or the video display information data stream as received data and for converting the received data to analog video signals.
- 2. The monolithic integrated circuit of claim 1, wherein said video information data stream comprises a stream of pixel data having twenty-four bits per pixel and said digital-to-analog converter means comprises three digital to analog converters.
- 3. The monolithic integrated circuit of claim 1, wherein said video information data stream comprises a stream of pixel data having eighteen bits per pixel and said digital-to-analog converter means comprises three digital to analog converters each for receiving six data bits.
- 4. The monolithic integrated circuit of claim 1, wherein said video information data stream comprises a stream of pixel data having at least eight data bits per pixel.
- 5. An arrangement comprising:
- a monolithic integrated circuit having:
- programmable clock circuit means for receiving a reference clock signal and devisor data and for dividing said reference clock signal by said devisor data to produce a video memory clock signal and a video dot clock signal;
- a video controller coupled to said programmable clock circuit for providing said programmable clock circuit means with said devisor data and for receiving the video memory clock signal and the video dot clock signal and for producing a video information data stream;
- random-access memory means, coupled to said video controller, for receiving the video information data stream and producing a video display information data stream;
- digital-to-analog converter means, coupled to said random-access memory means, for receiving the video information data stream and converting the video information data stream to analog video signals; and
- programmable memory means coupled to the monolithic integrated circuit for storing said devisor data to be received by the programmable clock circuit means.
- 6. The arrangement of claim 5, wherein the video memory clock has a frequency selected from among 37.58523 MHz, 41.74431 MHz, and 50.11363 MHz.
- 7. The arrangement of claim 5, wherein the video dot clock signal has a frequency selected from among 25.1802 MHz, 28.3251 MHz, 41.1648 MHz. 36.0818 MHz, 31.193 MHz, 39.992 MHz, 44.907 MHz, 50.113 MHz, 64.982 MHz, and 75.169 MHz.
- 8. The arrangement of claim 5, wherein said programmable memory means may be selectively programmed with devisor data so as to selectively alter the frequency of said video memory clock signal and said video dot clock signal.
- 9. A monolithic integrated circuit comprising:
- a programmable clock circuit responsive to a reference clock signal and devisor data and generating a video memory clock signal and a video dot clock signal;
- a video controller receiving the video memory clock signal and the video dot clock signal and producing a video information data stream from data received from a video RAM;
- a random-access memory producing a video display information data stream in response to the video information data stream from said video controller;
- a digital-to-analog converter converting received digital data to analog video signals; and
- a selector supplying one of said video information data stream from the video controller and said video display information data stream from said random-access memory to said digital-to-analog converter as said received digital data.
- 10. A circuit as recited in claim 9, wherein the devisor data is supplied to said programmable clock circuit from the video controller.
- 11. A circuit as recited in claim 10, wherein the video controller supplies the devisor data in response to program instructions retrieved from a programmable memory.
Parent Case Info
This application is a continuation of application Ser. No. 07/811,944, filed Dec. 23, 1991 now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| WO9115841 |
Oct 1991 |
WOX |
| WO9115841 |
Oct 1991 |
WOX |
Non-Patent Literature Citations (5)
| Entry |
| "PEGA2" User's Guide, pp. 2-61, 1986. |
| "Brooktree" pp. 1.2, (4.7)-(4.13) and (4.57)-(4.63), 1991. |
| "Brooktree" 1989. |
| "inmos" Nov. 1988. |
| Acumos VGA Video Controller AVGA1 data sheet, Sep. 6, 1990. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
811944 |
Dec 1991 |
|