Claims
- 1. A video decoding system for decoding MPEG-2 video data, said system comprising:
means for reconstructing the video data to generate a plurality of pictures; and means for downscaling one or more of the plurality of pictures horizontally, wherein the one or more of the plurality of pictures are downscaled in the horizontal direction when the system detects a bi-directionally predicted picture.
- 2. The video decoding system of claim 1 wherein the plurality of pictures include a plurality of frames.
- 3. The video decoding system of claim 1 wherein the plurality of pictures include a plurality of fields.
- 4. The video decoding system of claim 1, further comprising means for upscaling one or more downscaled pictures that are used during reconstruction of one or more other pictures.
- 5. The video decoding system of claim 4 wherein the one or more other pictures include at least one predicted picture.
- 6. The video decoding system of claim 4 wherein the one or more other pictures include at least one bi-directionally predicted picture.
- 7. The video decoding system of claim 1 wherein the video data includes an HDTV video.
- 8. The video decoding system of claim 7 wherein the downscaled pictures are used to display the HDTV video in SDTV video format.
- 9. The video decoding system of claim 7 wherein the downscaled pictures are used to display the HDTV video as an HDTV having different format.
CROSS-REFERENCE TO RELATED APPLICATION(S)
[0001] This application is a continuation application of U.S. patent application Ser. No. 09/640,870, filed Aug. 18, 2000, which is a continuation-in-part of U.S. patent application Ser. No. 09/437,208, filed Nov. 9, 1999, now issued as U.S. Pat. No. 6,570,579 on May 27, 2003, and entitled “Graphics Display System,” which claims the benefit of the filing date of U.S. Provisional Application No. 60/107,875, filed Nov. 9, 1998, and claims the benefit of the filing date of U.S. provisional patent application No. 60/170,866, filed Dec. 14, 1999 and entitled “Graphics Chip Architecture,” the contents of all of which are hereby incorporated by reference.
[0002] The present application contains subject matter related to the subject matter disclosed in U.S. patent application Ser. No. 09/641,374 entitled “Video, Audio and Graphics Decode, Composite and Display System,” U.S. patent application Ser. No. 09/641,936 entitled “Video and Graphics System with an MPEG Video Decoder for Concurrent Multi-Row Decoding,” U.S. patent application Ser. No. 09/643,223 entitled “Video and Graphics System with MPEG Specific Data Transfer Commands,” U.S. patent application Ser. No. 09/640,869, now issued as U.S. Pat. No. 6,538,656 on Mar. 25, 2003 entitled “Video and Graphics System with a Data Transport Processor,” U.S. patent application Ser. No. 09/641,930 entitled “Video and Graphics System with a Video Transport Processor,” U.S. patent application Ser. No. 09/641,935, now issued as U.S. Pat. No. 6,573,905 on Jun. 3, 2003, entitled “Video and Graphics System with Parallel Processing of Graphics Windows,” U.S. patent application Ser. No. 09/642,510 entitled “Video and Graphics System with a Single-Port RAM,” and U.S. patent application Ser. No. 09/642,458 entitled “Video and Graphics System with an Integrated System Bridge Controller,” all filed Aug. 18, 2000.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60107875 |
Nov 1998 |
US |
|
60170866 |
Dec 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09640870 |
Aug 2000 |
US |
Child |
10843657 |
May 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09437208 |
Nov 1999 |
US |
Child |
09640870 |
Aug 2000 |
US |