Claims
- 1. A video device for processing a video signal, comprising:
a video input circuit which receives video input signal and to output odd-numbered field signals and even-numbered field signals of an interlace signal; a video processing unit which carries out data processing of said odd-numbered field signals and said even-numbered field signals of said interlace signal; a transfer control circuit which transfers said odd-numbered field signals and said even-numbered field signals of said interlace signal to a bus, and a data transfer register which stores data transfer control data, wherein said interlace signal includes vertical blanking interval data and image data, said video processing unit outputs odd-numbered field signals and even-numbered field signals of said image data within said interlace signal, the color format of said odd-numbered field signals and the color format of said even-numbered field signals can be arbitrary determined, wherein said video processing unit outputs said odd-numbered field signals and said even-numbered field signals of said image data within said interlace signal, the pixel number of said odd-numbered field signals and the pixel number of said even-numbered field signals can be arbitrary determined, and wherein said transfer control circuit arbitrarily transfers or does not transfer each of odd-numbered field signals and even-numbered field signals included in said vertical blanking interval data to said bus in accordance with said data transfer control data stored in said data transfer register.
- 2. A video device according to claim 1, wherein said transfer control circuit arbitrarily transfers or does not transfer each lines of said odd-numbered field signals and of said even-numbered field signals included in said vertical blanking interval data to said bus in accordance with said data transfer control data stored in said data transfer register.
- 3. A video device according to claim 1, wherein said transfer control circuit transfers said odd-numbered field signals and said even-numbered field signals within said interlace signal to said bus in a mode of Direct Memory Access.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P08-229570 |
Aug 1996 |
JP |
|
Parent Case Info
[0001] The present application is a continuation of application Ser. No. 09/785,319, filed Feb. 20, 2001; which is a continuation of application Ser. No. 08/919,329, filed Aug. 28, 1997, now U.S. Pat. No. 6,219,030, the contents of which are incorporated herein by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09785319 |
Feb 2001 |
US |
Child |
10086832 |
Mar 2002 |
US |
Parent |
08919329 |
Aug 1997 |
US |
Child |
09785319 |
Feb 2001 |
US |