Claims
- 1. A video device for processing a video signal, comprising:a video input circuit which receives a video input signal and outputs odd-numbered field signals and even-numbered field signals of an interlace signal; a video processing unit which carries out data processing of said odd-numbered field signals and said even-numbered field signals of said interlace signal; a transfer control circuit which transfers said odd-numbered field signals and said even-numbered field signals of said interlace signal to a bus; and a data transfer register which stores data transfer control data, wherein said video processing unit performs color format conversion in a manner such that if an amount of said image data is decreased by said color format conversion, said video processing unit outputs odd-numbered field signals and even-numbered field signals of said image data within said interlace signal with color format conversion, and if an amount of said image data is increased by said color format conversion, said video processing unit outputs odd-numbered field signals and even-numbered field signals of said image data within said interlace signal without color format conversion, wherein said video processing unit performs scale conversion in a manner such that if an amount of said image data is decreased by said scale conversion, said video processing unit outputs said odd-numbered field signals and said even-numbered field signals of said image data within said interlace signal with scale conversion, and if an amount of said image data is increased by said scale conversion, said video processing unit outputs said odd-numbered field signals and said even-numbered field signals of said image data within said interlace signal without scale conversion, and wherein said transfer control circuit transfers each of odd-numbered field signals and even-numbered field signals to said bus in accordance with an address defined in said data transfer control data stored in said data transfer register.
- 2. A video device according to claim 1, wherein said transfer control circuit arbitrarily transfers or does not transfer each lines of said odd-numbered field signals and of said even-numbered field signals included in said vertical blanking interval data to said bus in accordance with said data transfer control data stored in said data transfer register.
- 3. A video device according to claim 1, wherein said transfer control circuit transfers said odd-numbered field signals and said even-numbered field signals within said interlace signal to said bus in a mode of Direct Memory Access.
- 4. A video device according to claim 1, wherein said transfer control circuit transfers said odd-numbered field signals to main memory to display said image data and transfers said even-numbered field signals to external storage means to store said image in accordance with said address.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P08-229570 |
Aug 1996 |
JP |
|
Parent Case Info
The present application is a continuation of application Ser. No. 09/785,319, filed Feb. 20, 2001; which is a continuation of application Ser. No. 08/919,329, filed Aug. 28, 1997, now U.S. Pat. No. 6,219,030, the contents of which are incorporated herein by reference.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
7123374 |
May 1995 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/785319 |
Feb 2001 |
US |
Child |
10/086832 |
|
US |
Parent |
08/919329 |
Aug 1997 |
US |
Child |
09/785319 |
|
US |