Claims
- 1. A method for controlling stroke video generation components, comprising the steps of:
creating a program to command the video generation components to provide video signals; and integrating high level software constructs into the program to enable a reduced length program to be provided.
- 2. The method of claim 1, wherein the step of integrating high level software constructs into the program comprises the step of integrating a GOTO command into the program to enable repetition of a section of the program and repetition of a display sequence provided by implementation of the section of the program.
- 3. The method of claim 1, wherein the step of integrating high level software constructs into the program comprises the step of integrating a GOSUB command and a RETURN command into the program to enable multiple use of a single section of the program at different locations within the program.
- 4. The method of claim 1, wherein the step of integrating high level software constructs into the program comprises the step of integrating a conditional command into the program to enable a first portion of the program to be implemented when the condition is satisfied and a second portion of the program to be implemented when the condition is not satisfied.
- 5. The method of claim 1, wherein the step of integrating high level software constructs into the program comprises the step of integrating a DO-WHILE loop into the program to enable repetition of a section of the program when a condition is satisfied and continuation of the program when the condition is not satisfied.
- 6. The method of claim 1, further comprising the step of integrating commands into the program specific to the video generation components to control pattern display intensity and incremental pattern offset of the video signal.
- 7. A method for capturing and automatically formatting video signals in both synchronized and deflection driven forms, comprising the steps of:
providing a single real-time capture module including three input channels for receiving the video signals, three analog to digital converters for processing the video signals and three dynamic memories; storing the data from the converters relating to the video signals in the three dynamic memories; generating a line location look-up table during the storage of data in the dynamic memories which holds the starting address of the stored lines of synchronized video; and generating the video signal by addressing the line location look-up table.
- 8. The method of claim 7, further comprising the step of configuring the dynamic memory as an array in which each row corresponds to a single line of synchronized video and each column corresponds to a video sample.
- 9. The method of claim 7, further comprising the step of configuring the dynamic memory as an array with an equal number of rows and columns whereby for capture of stroke video, X and Y deflection data is used as row and column addresses and Z intensity is stored at memory elements pointed to by the X and Y deflection data.
- 10. The method of claim 7, further comprising the step of calibrating the input channels before use by producing a test signal, applying the test signal to all three input channels, obtaining samples from the converters, and analyzing the samples to detect differences in propagation delay between the input channels.
- 11. The method of claim 10, further comprising the step of utilizing any propagation delays between the input channels in the generation of a stroke video image.
- 12. The method of claim 7, wherein the real-time capture module is used for stroke video, further comprising the steps of sampling X and Y deflections and Z intensity substantially simultaneously with the storing of the data in the dynamic memories.
- 13. The method of claim 7, further comprising the step of enabling single-channel operation of the real-time capture module by aligning a first one of the converters with the single operative input channel and adjusting the reference levels of the second and third converters to exhibit the same response as the first converter.
- 14. The method of claim 7, wherein the step of storing the video signals in the dynamic memories comprises the steps of:
writing data from each converter into a respective first-in-first-out (FIFO) memory; transferring the data from each FIFO memory to a respective one of the dynamic memories until the FIFO memory is almost empty; and then
halting the transfer of data from the FIFO memory to the respective dynamic memory; and then
restarting the transfer of data from the FIFO memory to the respective dynamic memory when the FIFO memory is almost full.
- 15. An arrangement for capturing and automatically formatting video signals in both synchronized and deflection driven forms, comprising:
three input channels for receiving the video signals; three analog to digital converters for processing the video signals received by said input channels; three dynamic memories for storing the data from said converters relating to the video signals; and a static RAM for storing a line location look-up table generated during the storage of data in said dynamic memories, said line location look-up table holding starting address of the stored lines of synchronized video; whereby a video signal is generated by addressing said line location look-up table.
- 16. The arrangement of claim 15, wherein said dynamic memories are each configured as an array in which each row corresponds to a single line of synchronized video and each column corresponds to a video sample.
- 17. The arrangement of claim 15, wherein said dynamic memories are each configured as an array with an equal number of rows and columns whereby for capture of stroke video, X and Y deflection data is used as row and column addresses and Z intensity is stored at memory elements pointed to by the X and Y deflection data.
- 18. The arrangement of claim 15, further comprising three first-in-first-out (FIFO) memories each interposed between one of said converters and a respective one of said dynamic memories, said FIFO memories enabling periodic interruption of data transfer to said dynamic memories and uninterrupted sampling of input signals.
- 19. The arrangement of claim 15, further comprising an arrangement for generating the line location look-up table, said arrangement comprising a sync stripper for separating composite sync timing from input video, a sync processor for producing a local timing reference from the composite sync timing, a frame limiter for outputting a burst of line start pulses coincident with the video frame and a clock line counter clocked by said line start pulses for controlling the input of data into said line location look-up table.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/331,041 filed May 27, 1999, now U.S. Pat. No. 6,396,536.
[0002] This application claims priority under 35 U.S.C. §119(e) of U.S. provisional patent application Ser. No. 60/086,934 filed May 27, 1998 through the parent application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60086934 |
May 1998 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09321041 |
May 1999 |
US |
Child |
10155368 |
May 2002 |
US |