Claims
- 1. A video processing circuit for receiving a video signal from a tuner or a video recording/reproducing apparatus through a first or a second input terminal and for outputting the video signal as it is through an output terminal under one condition and outputting a character signal from a signal source thereof instead of the video signal through the output terminal or outputting the video signal with the character signal superimposed thereon from the output terminal under the other condition,wherein among a plurality of circuits interposing from the first and second input terminals to the output terminal, only circuits related to the signal source of the character signal are formed in one integrated circuit and the other circuits are formed in the other integrated circuit.
- 2. A video processing circuit for receiving a video signal from a tuner or a video recording/reproducing apparatus through a first or second input terminal and for outputting the video signal as it is through an output terminal under one condition and outputting a character signal from a signal source thereof instead of the video signal through the output terminal or outputting the video signal with the character signal superimposed thereon from the output terminal under the other condition,wherein among a plurality of circuits interposing from the first and second input terminals to the output terminal, only circuits related to the signal source of the character signal are formed in one integrated circuit and the other circuits are formed in the other integrated circuit, and wherein the character signal is superimposed on the video signal by switching the video and character signals by detecting the level of the character signal and superimposing the character signal on the video signal only when the detected character signal exceed a predetermined level.
- 3. A video processing circuit for receiving a video signal from a tuner or a video recording/reproducing apparatus through a first or second input terminal and for outputting the video signal as it is through an output terminal and outputting a character signal from a signal source thereof instead of the video signal through the output terminal or outputting the video signal with the character signal superimposed thereon from the output terminal only when the character signal exceeds a predetermined nonzero level,wherein among a plurality of circuits interposing from the first and second input terminals to the output terminal, only circuits related to the signal source of the character signal are formed in one integrated circuit and the other circuits are formed in the other integrated circuits.
- 4. The video processing circuit as claimed in claim 3, wherein: the circuits related to the signal source of the character signal which are formed in said one integrated circuit include a character signal generator and an ROM having a plurality of character patterns stored therein.
- 5. The video processing circuit as claimed in claim 3, wherein: the circuits related to the signal source of the character signal which are formed in said one integrated circuit include a character signal generator, an ROM having a plurality of character patterns stored therein and a control circuit for controlling the character signal generator and the ROM.
- 6. The video processing circuit as claimed in claim 3, wherein: said other integrated circuit is provided with a third and fourth input terminals for the character signal from said one integrated circuit in addition to the first and second input terminals, and wherein a switching circuit for automatic switching between the video signal received through the first or second input terminal and the character signal received through the third input terminal and a superimposing circuit for superimposing the character signal received through the fourth input terminal on the video signal or the character signal to be switched by the switching circuit are formed in said other integrated circuit.
- 7. A video processing circuit for receiving a video signal from a tuner or a video recording/reproducing apparatus through a first or second input terminal and for outputting the video signal as it is through an output terminal under one condition, and outputting a character signal from a signal source thereof instead of the video signal through the output terminal or outputting the video signal with the character signal superimposed thereon from the output terminal under the other condition, andwherein the character signal is superimposed on the video signal by switching the video and character signals by detecting the level of the character signal and superimposing the character signal on the video signal only when the detected character signal exceed a predetermined level.
- 8. A video processing circuit as defined in claim 7, wherein:among a plurality of circuits interposing from the first and second input terminals to the output terminal, only circuits related to the signal source of the character signal are formed in one integrated circuit and the other circuits are formed in the other integrated circuit.
- 9. A video processing circuit as defined in claim 7, wherein: said predetermined level is a non-zero level.
- 10. A video processing circuit for receiving a video signal from a tuner or a video recording/reproducing apparatus through a first or second input terminal and for outputting the video signal as it is through an output terminal and outputting a character signal from a signal source thereof instead of the video signal through the output terminal or outputting the video signal with the character signal superimposed thereon from the output terminal only when the character signal exceeds a predetermined nonzero level.
- 11. The video processing circuit as claimed in claim 10, wherein: among a plurality of circuits interposing from the first and second input terminals to the output terminal, only circuits related to the signal source of the character signal are formed in one integrated circuit and the other circuits are formed in the other integrated circuit.
- 12. The video processing circuit as claimed in claim 10, wherein: the circuits related to the signal source of the character signal which are formed in said one integrated circuit include a character signal generator and a separate ROM having a plurality of character patterns stored therein.
- 13. The video processing circuit as claimed in claim 10, wherein: the circuits related to the signal source of the character signal which are formed in said one integrated circuit include a character signal generator, an ROM having a plurality of character patterns stored therein and a control circuit for controlling the character signal generator and the ROM.
- 14. The video processing circuit as claimed in claim 10, wherein: said other integrated circuit is provided with a third and fourth input terminals for the character signal from said one integrated circuit in addition to the first and second input terminals, and wherein a switching circuit for switching between the video signal received through the first or second input terminal and the character signal received through the third input terminal and a superimposing circuit for superimposing the character signal received through the fourth input terminal on the video signal or the character signal to be switched by the switching circuit are formed in said other integrated circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
UM 10-1881 |
Mar 1998 |
JP |
|
Parent Case Info
This application is a Continuation of U.S. patent application Ser. No. 09/277,358 filed Mar. 26, 1999, issued as U.S. Pat. No. 6,538,703 on Mar. 25, 2003, which in turn claims priority from JP Application No. Hei. 10-1881 filed Mar. 27, 1998.
US Referenced Citations (14)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0720362 |
Dec 1995 |
EP |
0802674 |
Apr 1997 |
EP |
60229480 |
Nov 1985 |
JP |
61121077 |
Jul 1986 |
JP |
63199177 |
Sep 1987 |
JP |
6330089 |
Feb 1988 |
JP |
63121365 |
May 1988 |
JP |
631446665 |
Jun 1988 |
JP |
01137676 |
Sep 1989 |
JP |
02195783 |
Aug 1990 |
JP |
03263090 |
Nov 1991 |
JP |
04207673 |
Jul 1992 |
JP |
Non-Patent Literature Citations (3)
Entry |
European Patent Office Search Report, citing the references above for BE 9900214. |
European Patent Office Search Report for EP 0 720 362 A2 noted above (attached to back of the above reference). |
EP 0 720 362 A3 (abstract only) of the above reference the A3 publication. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/277358 |
Mar 1999 |
US |
Child |
10/282369 |
|
US |