Claims
- 1. Video processing logic for providing a video serial signal to a receiver in accordance with an alternate mode control to provide different width characters to be displayed by the receiver, comprising;
- memory means for storing a plurality of character codes,
- storage means coupled from the memory means for holding a character code at a time transferred from the memory means,
- a video divider chain comprising a plurality of successively coupled counters and including means defining a character line code,
- character generator means receiving said character code and said character line code for providing line dot signals representative of a portion of the character,
- parallel-to-serial shift means coupled from said character generator means receiving the line dot signals in parallel and including a clock input for providing a serial video signal,
- and control means for controlling said parallel-to-serial shift means to provide at least two different video rate signals representative of different width characters to be displayed by the receiver,
- said control means comprising,
- means for establishing a mode control signal having alternate states for indicating different width characters,
- clock means for providing a first frequency signal,
- divider means coupled from said clock means for providing a second frequency signal lower in frequency than said first frequency signal,
- and logic circuit means responsive to said first and second frequency signals and said mode control signal for providing a shift control signal coupling to the parallel-to-serial means and in one state of the mode control signal coupling the first frequency signal and in another state of the mode control signal coupling the second frequency signal,
- said logic circuit means also having means for providing an input signal to said video divider chain that is maintained at the same constant frequency during either of the states established by said means for establishing a mode control signal having alternate states.
- 2. Video processing logic as set forth in claim 1 wherein said memory means comprises a random access memory.
- 3. Video processing logic as set forth in claim 2 wherein said storage means comprises a data latch or data register.
- 4. Video processing logic as set forth in claim 3 wherein said second frequency is one-half of the first frequency.
- 5. Video processing logic as set forth in claim 4 wherein said logic circuit means includes a frequency divider intercoupled with a mixer.
- 6. Video processing logic as set forth in claim 5 including gate means responsive to said frequency divider for generating a latch signal to control transfer from said memory means to data latch.
- 7. Video processing logic as set forth in claim 1 wherein said logic circuit means includes a frequency divider and a multiplexer, said multiplexer receiving said mode control signal and said first and second frequency signals.
- 8. Video processing logic as set forth in claim 7 wherein the frequency divider and multiplexer are intercoupled to pass one of the frequency signals via the multiplexer to the frequency divider.
- 9. Video processing logic as set forth in claim 1 wherein said logic circuit means comprises a frequency divider and a multiplexer, means coupling the output of the divider means to one input of the multiplexer, means coupling the output of the clock means to a second input of the multiplexer, said multiplexer controlled to couple alternatively one or the second inputs to a first output of the multiplexer under control of said mode control signal, means coupling a first output from the frequency divider to a third input of the multiplexer, means coupling a second output different in frequency than the first output, from the frequency divider to a fourth input of the multiplexer, said multiplexer controlled to couple alternately the third or fourth inputs to a second output of the multiplexer under control of said mode control signal, whereby the second output signal from said multiplexer is the input signal to the video divider that is maintained at the same constant frequency during both mode control states.
- 10. Video processing logic as set forth in claim 9 including gate means having at least two inputs and having an output defining the latch signal for the parallel-to-serial shift means, means coupling one of said first and second outputs from the frequency divider means to a first input of the gate means, and means coupling a third output from the frequency divider means to the second input of the gate means.
- 11. Video processing logic as set forth in claim 10 wherein said gate means comprises an AND gate.
- 12. Video processing logic as set forth in claim 11 wherein said third output from the frequency divider means is a higher frequency output than the first or second output therefrom.
- 13. Video processing logic as set forth in claim 12 including means coupling a constant value signal to a fifth input of the multiplexer, and means coupling one of said first and second outputs from the frequency divider to a sixth input of the multiplexer, said multiplexer having a third output and controlled by said mode select signal to couple alternatively the fifth or sixth inputs to the third output of the multiplexer, whereby the third signal from said multiplexer is coupled also to said video divider chain to define video addresses.
Parent Case Info
This is a continuation of application Ser. No. 926,957, filed July 21, 1978.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
3896428 |
Williams |
Jul 1975 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
926957 |
Jul 1978 |
|