Claims
- 1. A video signal processing apparatus, comprising:a receiver receiving an incoming video signal, said receiver further producing an output video signal in response thereto; a limit setup unit setting up at least one of an upper limit value and a lower limit value for said output video signal; and a limiter supplied with said output video signal from said receiver and further with at least one of said upper limit value and said lower limit value from said limit setup unit, said limiter limiting a level of said output video signal produced by said receiver, by comparing said level of said output video signal according to any of said upper limit value and lower limit value; wherein said video signal processing apparatus is supplied with said video signal in the form of a first analog component signal and a second analog component signal, and wherein said limit setup unit includes an upper limit setup unit setting up said upper limit value, said limiter including: a voltage divider supplied with said second analog component signal and dividing said second analog component signal to form a voltage-divided second analog component signal; a comparator supplied with a sum of said first analog component signal and one of said second analog component signal and said voltage-divided second analog component signal as an input signal, said comparator being further supplied with said upper limit value from said upper limit setup unit and comparing said input signal with said upper limit value; and a selector supplied with an output of said comparator, said selector being further supplied with said second analog component signal and said voltage-divided second analog component signal and selectively outputting said voltage-divided second analog component signal when said sum exceeds said upper limit value.
- 2. A video signal processing apparatus, comprising:a receiver receiving an incoming video signal, said receiver further producing an output video signal in response thereto; a limit setup unit setting up at least one of an upper limit value and a lower limit value for said output video signal; and a limiter supplied with said output video signal from said receiver and further with at least one of said upper limit value and said lower limit value from said limit setup unit, said limiter limiting a level of said output video signal produced by said receiver, by comparing said level of said output video signal according to any of said upper limit value and lower limit value; wherein said video signal processing apparatus is supplied with said video signal in the form of a first analog component signal and a second analog component signal, and wherein said limit setup unit includes a lower limit setup unit setting up said lower limit value, said limiter including: a voltage divider supplied with said second analog component signal and dividing said second analog component signal to form a voltage-divided second analog component signal; a comparator supplied with a sum of said first analog component signal and one of said second analog component signal and said voltage-divided second analog component signal as an input signal, said comparator being further supplied with said lower limit value from said lower limit setup unit and comparing said input signal with said lower limit value; and a selector supplied with an output of said comparator, said selector being further supplied with said second analog component signal and said voltage-divided second analog component signal and selectively outputting said voltage-divided second analog component signal when said sum exceeds said lower limit value in a negative voltage direction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-032956 |
Feb 1998 |
JP |
|
CROSS REFERENCES TO RELATED APPLICATIONS
This is a division of U.S. application Ser. No. 09/183,372, filed Oct. 30, 1998, U.S. Pat. No. 6,317,163.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
52-151513 |
Dec 1977 |
JP |
58-99076 |
Jun 1983 |
JP |
61-90281 |
May 1986 |
JP |
5-252434 |
Sep 1993 |
JP |