Claims
- 1. A semiconductor memory device comprising:a memory array having a plurality of floating gate memory cells; metal lines connected to the memory array; at least two bit line selection transistors connected to each metal line; and a program disturb inhibited unit operatively connected to the memory array.
- 2. The memory device of claim 1, wherein the metal lines include virtual ground lines.
- 3. The memory device of claim 2, wherein the metal lines include bit lines.
- 4. The memory device of claim 3, further comprising at least four block selection lines (BWL) for controlling the bit line selection transistors.
- 5. The memory device of claim 4, wherein one metal pitch is connected to two buried diffusion lines.
- 6. The memory device of claim 5, wherein the program disturb inhibited unit comprises at least two dummy word lines.
- 7. The memory device of claim 6, wherein the two bit line selection transistors connected to a virtual ground line are connected via a source terminal.
- 8. The memory device of claim 7, wherein the two bit line selection transistors connected to a bit line are connected via a drain terminal.
- 9. The memory device of claim 8, wherein the bit line transistors are either buried type transistors or normal peripheral transistors.
- 10. The memory device of claim 9 wherein the program disturb inhibited transistors are either buried type transistors or normal peripheral transistors.
- 11. The memory device of claim 10, wherein the memory device is an erasable programmable read-only memory (EPROM).
- 12. The memory device of claim 10, wherein the memory device is a Flash erasable programmable read-only memory (Flash EPROM).
- 13. A virtual ground erasable programmable read-only memory structure comprising:a memory array comprising: a plurality of rows of floating gate memory cells, each cell in a row connected to a common cell word line (SWL); a plurality of virtual ground lines; a plurality of bit lines; at least two bit line selection transistors connected to each virtual ground line and each bit line; at least two block selection lines (BWL) connected to each virtual ground line; at least two block selection lines (BWL) connected to each bit line; and a program disturb inhibited unit comprising: a plurality of program disturb inhibited transistors, wherein each transistor is connected between a virtual ground and a bit line; and at least two dummy word lines (DWL, DWR) connected to control the plurality of program disturb inhibited transistors.
- 14. The structure of claim 13, wherein one metal pitch is connected to two buried diffusion lines.
- 15. The structure of claim 14, wherein the two bit line selection transistors connected to a virtual ground line are connected via a source terminal.
- 16. The structure of claim 15, wherein the two bit line selection transistors connected to a bit line are connected via a drain terminal.
- 17. The structure of claim 16, wherein the bit line selection transistors or the program disturb inhibited transistors are either buried type transistors or normal peripheral transistors.
- 18. The structure of claim 17, wherein the erasable programmable read-only memory is a Flash EPROM.
- 19. A virtual ground EPROM structure, comprising:a memory array; a plurality of bit line selection transistors; a plurality of metal lines, wherein each of the plurality of metal lines is connected to at least two bit line selection transistors of the plurality of two bit line selection transistors; and a program disturb inhibited unit operatively connected to the memory array.
- 20. The virtual ground EMPROM structure of claim 19, wherein one metal pitch is connected to two buried diffusion lines.
CROSS-REFERENCE TO RELATED APPLICATION
This application is related to U.S. patent application, entitled “METHOD FOR FAST PROGRAMMING OF EPROMS AND MULTI-LEVEL FLASH EPROMS” filed concurrently herewith on Jul. 22, 1999, U.S. patent application Ser. No. 09/359,073 and to U.S. patent application Ser. No. 08/918,796, entitled “APPARATUS AND METHOD FOR PROGRAMMING VIRTUAL GROUND EPROM ARRAY CELL WITHOUT DISTURBING ADJACENT CELLS” filed Aug. 26, 1997, now a U.S. Pat. No. 5,959,892 both applications being assigned to the assignee of the present invention, and herein incorporated by reference.
US Referenced Citations (10)