Claims
- 1. A method of programming a plurality of semiconductor read only memory cells having transistors with source regions and drain regions comprising:
- forming a dielectric layer over the plurality of semiconductor read only memory cells;
- etching holes in the dielectric layer, wherein the holes are etched over the source regions of selected transistors within the plurality of semiconductor read only memory cells;
- forming metal regions over the source regions of the selected transistors, wherein the metal regions are in contact with the source regions of the selected transistors; and
- forming metal lines, wherein the metal lines intersect portions of the metal regions, wherein the source regions of the selected transistors are electrically coupled to the metal lines.
- 2. A method of programming a plurality of semiconductor read only memory cells having transistors with source regions and drain regions, comprising:
- forming a dielectric layer over the plurality of semiconductor read only memory cells;
- utilizing a mask to expose the source regions of selected transistors within the plurality of semiconductor read only memory cells by etching holes n the dielectric layer; and
- forming metal regions, wherein portions of the metal regions lie over the holes, wherein the metal regions and the source regions of the selected transistors are in contact with each other, wherein programming the plurality of semiconductor read only memory cells is accomplished.
- 3. The method of claim 2, wherein the steps of utilizing a mask to expose the source regions of the selected transistors and forming the metal regions result in the selected transistors being programmed to a logic one.
- 4. The method of claim 2, wherein unselected transistors within the plurality of semiconductor read only memory cells are programmed to a logic zero.
Parent Case Info
This is a continuation of application Ser. No. 08/307,519, filed on Sep. 16, 1994, now abandoned, which is a divisional of application Ser. No. 07/982,988, filed Nov. 30, 1992, now U.S. Pat. No. 5,377,153.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0191699 |
Aug 1986 |
EPX |
Non-Patent Literature Citations (2)
Entry |
Carr, et al., "MOS/LSI Design and Application", 1972, pp. 196-202. |
Betty Prince, "Semiconductor Memories", 1991, pp. 507-516. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
982988 |
Nov 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
307519 |
Sep 1994 |
|