Murgai et al., "Logic Synthesis for Programmable Gate Arrays," IEEE 27th ACM/IEEE Design Automation Conference, (1990) pp. 620-625. |
Singh et al, "Optimization of Field-Programmable Gate Array Logic Block Architecture for Speed," IEEE 1991 Custom Integrated Circuits Conference, (1991), pp. 6.1.1-6.1.6. |
Witienberg, R.C., "Three Newcomers Stir Up Hardware Accelerator Market, " Electronic Design, Dec. 29, 1986, pp. 22-23. |
Bursky, D., "Fast simulator expands to mimic 4 million gates," Electronic Design, pp. 1-5, (Dec. 1986). |
Lavi, Y., "The Supersim--An Ultrafast Hardware Logic Simulator," IFIP Workshop on CAD Engines, Tokyo (Jun. 6-9, 1987). No Page #s. |
Bertsekas, D., et al., Data Networks, pp. 8-14, 91-95 and 403-405 (Prentice Hall 1987). |
Rose, J., et al., "Architecture of Field-Programmable Gate Arrays: The Effect of Logic Block Functionality on Area Efficiency," IEEE Journal of Solid State Circuits, No. 5, (Oct. 1990), pp. 1217-1225. |
Babb, J., et al., "Virtual Wires: Overcoming Pin Limitations in FPGA-based Logic Emulators," Proceedings IEEE Workshop on FPGAs for Custom Computing Machines, (Apr. 5, 1993), pp. 142-151. |
Hey, A., "Supercomputing with Transputers--Past, Present and Future," Computer Architecture News, vol. 18, No. 3, (Sep. 1990), pp. 479-489. |
Agrawal, O., "Filed Programmable Gate Arrays (FPGAs) Provide ASIC System Designers Control of Their Design Destiny," Electro Conference Record, vol. 15, (May 1990), pp. 353-161. |
Van Den Bout, D.E., et al., AnyBoard: An FPGA-Based Reconfigurable System IEEE Computer Society, (Sep. 1992), pp. 21-30. |
XILINX: The Programmable Gate Array Design Handbook, (1986), pp. 1-9 to 1-14. |
Wei, Yen-Chuen, et al., "Multiple-Level Partitioning: An Application to the Very Large-Scale Hardware Simulator," IEEE, vol. 26, No. 5, (May 1991), pp. 706-716. |
Dally, "Virtual-Channel Flow Control," IEEE Transactions on Parallel and Distributed Systems, vol. 3, No. 2 (Mar. 1992), pp. 194-205. |
Bursky, "Using Antifuse Programming For Gate-Arrayed Density and Flexibility, An FPGAs Family Also Delivers Masked-Array Performance. FPGAs Mirror Masked Gate-Array Architecture," Electronic Design, (Nov. 21, 1991), pp. 63-70. |
Kermani et al., "Virtual Cut-Through: A New Computer Communication Switching Technique," Computer Networks, vol. 3, (Oct. 1979), pp. 267-286. |
Khan, et al., "FPGA Architectures for ASIC Hardware Emulators," 1993 ASIC Conference and Exhibit, pp. 336-340. |
Walters, "Reprogrammable Hardware Emulation for ASICs Makes Thorough Design Verification Practical," Compcon Spring '90, pp. 484-486. |
Deiss, Stephen, R., "Connectionism without the Connections," IEEE, (1984), pp. 1217-1221. |
Dominguez-Castro, R., et al., "Architectures and Building Blocks for CMOS VLSI Analog Neural Programmable Optimizers," IEEE, (1992), pp. 1525-1528. |
Fornaciari, William, et al., "An Automatic VLSI Implementation of Hopfield ANNs," IEEE, (1995), pp. 499-502. |
Bailey, Jim, et al., "Why VLSI Implementations of Associative VLCNs Require Connection Multiplexing," pp. II-173-II-180. No Date. |