Claims
- 1. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of graphics data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) a second storage means for storing a second bit plane of video data in a second format different from said first format, said second storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means employing chroma keying for forming a merged pixel stream from said graphics data stored on said first storage means and said video data stored on said second storage means, wherein said graphics data and said video data represent images stored at different spatial resolutions;
- (E) means for generating data transfer addresses of the same type for each of said storage means contemporaneously; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 2. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of graphics data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) a second storage means for storing a second bit plane of video data in a second format different from said first format, said second storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means employing chroma keying for forming a merged pixel stream from said graphics data stored on said first storage means and said video data stored on said second storage means, wherein said graphics data and said video data represent images stored at different spatial resolutions;
- (E) means for generating data transfer addresses of the same type for each of said storage means sequentially; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 3. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of graphics data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) a second storage means for storing a second bit plane of video data in a second format different from said first format said second storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means employing chroma keying for forming a merged pixel stream from said graphics data stored on said first storage means and said video data stored on said second storage means, wherein said graphics data and said video data represent images stored at different spatial resolutions;
- (E) means for generating data transfer addresses of the same type for each of said storage means in overlapping time relationship; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 4. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different form said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means at substantially the same time; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 5. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different from said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means sequentially; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 6. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising;
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different from said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means in overlapping time relationship; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 7. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) means for receiving at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different from said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means contemporaneously; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 8. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) means for receiving at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different from said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means sequentially; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
- 9. An apparatus for integrating a graphics subsystem display buffer with a video subsystem display buffer comprising:
- (A) first storage means for storing a first bit plane of video data in a first format;
- (B) a graphics controller coupled to said first storage means by a data bus and a storage bus;
- (C) means for receiving at least one additional storage means for storing at least one additional bit plane of graphics data in at least one additional format different from said first format, each of said at least one additional storage means being coupled to said graphics controller by a data bus and a storage bus;
- (D) means for forming a merged pixel stream from said video data stored on said first storage means and said graphics data stored on said at least one additional storage means, wherein said graphics data and said video data represent images stored at equivalent spatial resolutions;
- (E) means for generating data transfer addresses of different types for each of said storage means in overlapping time relationship; and
- (F) means, coupled to said graphics controller, for generating an analog signal representative of said merged pixel stream.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of U.S. patent application Ser. No. 07/870,564 filed Apr. 17, 1992, entitled Visual Frame Buffer Architecture.
US Referenced Citations (7)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
870564 |
Apr 1992 |
|