Claims
- 1. A two stage power converter comprising:
a power factor correction stage for forming an intermediate voltage; and a pulse width modulation stage for receiving the intermediate voltage and for forming a DC output voltage wherein a duty cycle of the pulse width modulation stage is adjusted in response to a level of the intermediate voltage.
- 2. The power converter according to claim 1, wherein a periodic ramp signal formed for controlling timing of switching in the power factor correction stage is compared to a signal representative of the intermediate voltage for controlling a switch of the pulse width modulation stage.
- 3. The power converter according to claim 1, wherein the power factor correction stage comprises:
a first switch for modulating a first input current drawn from an alternating-current (AC) source; and a power factor correction controller for controlling the first switch so as to maintain the first input current substantially in phase with an input voltage of the source and for forming the intermediate output voltage across a first energy storage element.
- 4. The power converter according to claim 3, wherein the power factor correction controller performs average current mode control.
- 5. The power converter according to claim 3, wherein the power factor correction controller performs input current shaping.
- 6. The power converter according to claim 1, wherein the pulse width modulation stage comprises:
means for forming an error signal that is representative of the intermediate output voltage and a desired level for the intermediate output voltage; and means for comparing the error signal to a periodic ramp signal wherein an output of said means for comparing controls the duty cycle of the pulse width modulation stage.
- 7. The power converter according to claim 6, wherein switching in the pulse width modulation stage is synchronized with switching in the power factor correction stage.
- 8. The power converter according to claim 7, wherein the periodic ramp signal is synchronized with switching the power factor correction stage.
- 9. The power converter according to claim 1, wherein the pulse width modulation stage comprises an active clamping circuit.
- 10. The power converter according to claim 1, wherein the pulse width modulation stage is substantially volt-second balanced when the duty-cycle is less than 66.6 percent.
- 11. The power converter according to claim 1, wherein the pulse width modulation stage is substantially volt-second balanced for when the duty-cycle is fifty percent.
- 12. The power converter according to claim 1, further comprising a controller for controlling switching the power factor correction stage and in the pulse width modulation stage the controller being implemented as an integrated circuit and lacking a pin for monitoring the DC output voltage.
- 13. A controller for a two stage power converter comprising:
a power factor correction stage controller for controlling switching in a power factor correction stage of the power converter for forming an intermediate voltage; and a pulse width modulation stage controller for monitoring the intermediate voltage and for adjusting a duty cycle of the pulse width modulation stage in response to a level of the intermediate voltage.
- 14. The controller according to claim 13, comprising means for comparing a periodic ramp signal formed for controlling timing of switching in the power factor correction stage to a signal representative of the intermediate voltage for controlling switching in the pulse width modulation stage.
- 15. The controller according to claim 13, wherein the power factor correction stage controller controls a first switch so as to maintain the first input current substantially in phase with an input voltage of the source and for forming the intermediate output voltage across a first energy storage element.
- 16. The controller according to claim 15, wherein the power factor correction controller performs average current mode control.
- 17. The controller according to claim 15, wherein the power factor correction controller performs input current shaping .
- 18. The controller according to claim 13, wherein the pulse width modulation stage comprises:
means for forming an error signal that is representative of the intermediate output voltage and a desired level for the intermediate output voltage; and means for comparing the error signal to a periodic ramp signal wherein an output of said means for comparing controls the duty cycle of the pulse width modulation stage.
- 19. The controller according to claim 18, wherein switching in the pulse width modulation stage is synchronized with switching in the power factor correction stage.
- 20. The power converter according to claim 13, wherein the controller is implemented as an integrated circuit and lacking a pin for monitoring the DC output voltage.
- 21. A method for performing power conversion comprising:
modulating a first input current drawn from an alternating-current (AC) source with a first switch for maintaining the first input current substantially in phase with an input voltage of the source and for forming an intermediate output voltage across a first energy storage element; and modulating a second input current from the first energy storage element for forming a DC output voltage across a second energy storage element, wherein a duty cycle for modulating the second input current is based on a level of the intermediate output voltage.
- 22. The method according to claim 21, further comprising:
forming a first error signal that is representative of a difference between the intermediate output voltage and a desired level for the intermediate output voltage; and comparing the first error signal to a periodic ramp signal, wherein a result of said comparing controls the duty cycle for modulating the second input current.
- 23. The method according to claim 22, further comprising sensing a level of the first input current and the level of the intermediate output voltage for controlling a duty cycle for modulating the first input current.
- 24. The method according to claim 23, further comprising sensing a level of the input voltage for controlling the duty cycle of the first input current.
- 25. The method according to claim 23, further comprising:
forming a second error signal that is representative of a difference between the intermediate output voltage and a desired level for the intermediate output voltage; integrating the second error signal thereby forming a signal that is representative of an integration of the second error signal; and comparing the signal that is representative of an integration of the second error signal to a signal that is representative of the input current, wherein a result of said comparing controls the duty cycle for modulating the first input current.
- 26. The method according to claim 22, wherein said periodic ramp signal is synchronized with operation of the first switch.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application Serial No. 60/300,492, filed Jun. 21, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60300492 |
Jun 2001 |
US |