Claims
- 1. A folded starved inverter differential output apparatus for use in a voltage controlled oscillator comprising:
a first polarity of two transistors cross-coupled; a second polarity of four transistors; two inverter gates; and a supply regulator.
- 2. A folded starved inverter differential output apparatus of claim 1 wherein the second polarity of four transistors are connected to perform input and control functions.
- 3. A folded starved inverter differential output apparatus of claim 2 wherein first polarity can be positive or negative
- 4. A folded starved inverter differential output apparatus of claim 2 wherein the inverter gates provide linearity to an output voltage.
- 5. A folded starved inverter differential output apparatus of claim 2 wherein the supply regulator reduces power supply fluctuations.
- 6. A folded starved inverter differential output apparatus of claim 5 wherein the first polarity of cross-coupled transistors is connected to provide a differential generating output voltage.
- 7. A folded starved inverter differential output apparatus comprising
two transistors cross-coupled to provide an output stage; four transistors connected to provide a folded starved inverter circuit; two inverter gates; and a supply regulator; wherein the folded starved inverter differential output apparatus provides a fast slew rate, large voltage swing and symmetric output waveform.
- 8. A folded starved inverter differential output apparatus of claim 7 wherein the cross-coupled transistors provide a differential output.
- 9. A folded starved inverter differential output apparatus of claim 7 wherein the inverter gates provide linearity to the output voltage.
- 10. A folded starved inverter differential output apparatus of claim 7 wherein the supply regulator reduces power supply fluctuations.
- 11. A folded starved inverter differential output apparatus of claim 7 wherein two of the four transistors provide an input connection.
- 12. A folded starved inverter differential output apparatus of claim 7 wherein two of the four transistors provide a current controlling function
- 13. A receiver apparatus comprising:
a phase locked loop circuit including a voltage controlled oscillator used to generate a data sampling clock signal; a data sampler to receive the data sampling clock signal; and a folded starved inverter circuit contained within the voltage controlled oscillator.
- 14. A receiver apparatus of claim 13 wherein the folded starved inverter circuit provides a delay to an input signal.
- 15. A receiver apparatus of claim 14 wherein the folded starved inverter circuit contains two transistors cross-coupled to provide a differential output stage.
- 16. A receiver apparatus of claim 15 wherein the folded starved inverter circuit contains four transistors connected to provide a folded starved inverter circuit.
- 17. A receiver apparatus of claim 16 wherein two of the four transistors provide an input connection.
- 18. A receiver apparatus of claim 17 wherein two of the four transistors provide a current controlling function.
- 19. A receiver apparatus of claim 18 wherein the receiver further comprises a frequency comparator.
- 20. A receiver apparatus of claim 19. wherein the receiver samples received data at 3 times the frequency of the data signal.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application entitled “Frequency Comparator With Hysteresis Between Locked And Unlocked Conditions”, Ser. No. 10/356,695 (attorney docket no. 59472-8086 .US01), filed on Jan. 30, 2003, and is incorporated herein by reference, which is a continuation of U.S. patent application entitled “0.6-2.5 Gbaud CMOS Tracked 3× Oversampling Transceiver With Dead Zone-Phase Detection for Robust Clock Data Recovery”, Ser. No. 10/305,254 (attorney docket no. 59472-8079.US01) filed on Nov. 25, 2002 and is incorporated by reference, which claims the benefits of U.S. Provisional Patent Application entitled “0.6-2.5 Gbaud CMOS Tracked 3× Oversampling Transceiver With Dead Zone-Phase Detection for Robust Clock Data Recovery”, Ser. No. 60/333,439 (attorney docket no. 59472-8079.US00), filed on Nov. 26, 2001, and is incorporated herein by reference. U.S. patent application entitled “Frequency Comparator With Hysteresis Between Locked And Unlocked Conditions”, Ser. No. 10/356,695 (attorney docket no. 59472-8086.US01), filed on Jan. 30, 2003 (which the present application is a continuation of) is also a Continuation-in-Part and claims the benefits of U.S. patent application entitled “Implementing an Oversampling Transceiver with Dead-Zone Phase Detection”, Ser. No. 09/948,123 (attorney docket no. 59472-8055.US01) filed on Sep. 5, 2001, which is also incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60333439 |
Nov 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10356695 |
Jan 2003 |
US |
Child |
10613442 |
Jul 2003 |
US |
Parent |
10305254 |
Nov 2002 |
US |
Child |
10356695 |
Jan 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09948123 |
Sep 2001 |
US |
Child |
10356695 |
Jan 2003 |
US |