Claims
- 1. A compensation circuit for a voltage converter that converts a first voltage applied to an input voltage node to an output voltage provided at an output voltage node, the output voltage having a lower voltage than the first voltage based on the voltage of a control signal applied to a control terminal of a voltage controlled impedance device coupled between the input and output voltage nodes, the compensation circuit comprising:a switch coupled between the input voltage node and the control terminal of the voltage controlled impedance device and having a control terminal, the switch coupling the input voltage node to the control terminal in response to the output voltage decreasing in excess of a voltage difference; and a voltage divider having load elements coupled between the input node and ground and further having a bias node coupled to the control terminal of the switch and the output node, the voltage divider maintaining a voltage at the control terminal of the switch to isolate the input node and the control terminal of the voltage controlled impedance device until the voltage of the output voltage decreases in excess of the voltage difference.
- 2. The compensation circuit of claim 1, further comprising a capacitor coupled between the output node and the bias node.
- 3. The compensation circuit of claim 1 wherein the load elements of the voltage divider comprise active load elements.
- 4. The compensation circuit of claim 1 wherein the load elements of the voltage divider comprise diode coupled transistors.
- 5. The compensation circuit of claim 1 wherein the switch comprises a metal-oxide-semiconductor transistor.
- 6. A compensation circuit for a voltage converter that converts a first voltage applied to an input voltage node to an output voltage provided at an output voltage node, the output voltage having a lower voltage than the first voltage based on the voltage of a control signal applied to a control terminal of a voltage controlled impedance device coupled between the input and output voltage nodes, the compensation circuit comprising:a switch coupled between the input voltage node and the control terminal of the voltage controlled impedance device and having a control terminal, the switch coupling the input voltage node to the control terminal in response to the output voltage decreasing in excess of a voltage difference; a voltage divider having load elements coupled between the input node and ground and further having a bias node coupled to the control terminal of the switch and the output node; and a capacitor having a first terminal coupled to the output node and a second terminal coupled to the bias node.
- 7. The compensation circuit of claim 6 wherein the switch comprises a voltage controlled impedance device and the device dimensions of the voltage controlled impedance device and the capacitor are optimized to counteract a Miller capacitance effect of the voltage controlled impedance device.
- 8. The compensation circuit of claim 6 wherein the load elements of the voltage divider comprise active load elements.
- 9. The compensation circuit of claim 6 wherein the load elements of the voltage divider comprise diode coupled transistors.
- 10. The compensation circuit of claim 1 wherein the switch comprises a PMOS transistor and the load elements comprise first and second diode coupled PMOS transistors.
- 11. The compensation circuit of claim 10 wherein the first diode coupled PMOS transistor is coupled between the input node and the bias node and has a threshold voltage greater than the threshold voltage of the PMOS transistor switch.
- 12. The compensation circuit of claim 6 wherein the switch comprises a PMOS transistor and the load elements comprise diode coupled PMOS transistors.
- 13. The compensation circuit of claim 12 wherein one of the PMOS transistors is coupled between the input node and the bias node and has a threshold voltage greater than the threshold voltage of the PMOS transistor switch.
- 14. A compensation circuit for a voltage converter that converts a first voltage applied to an input voltage node to an output voltage provided at an output voltage node, the output voltage having a voltage based on the voltage of a control signal applied to a control terminal of a first transistor coupled between the input and output voltage nodes, the compensation circuit comprising:a voltage divider coupled between the input node and ground, the voltage divider further having a bias node coupled to the output voltage node; and a second transistor coupled between the input voltage node and the control terminal of the first transistor, the second transistor having a control terminal coupled to the bias node of the voltage divider, the voltage divider maintaining a voltage at the control terminal of the second transistor to isolate the input node and the control terminal of the first transistor until the difference between the output voltage and the first voltage exceed a voltage difference.
- 15. The compensation circuit of claim 14, further comprising a capacitor coupled between the bias node of the voltage divider and the output voltage node.
- 16. The compensation circuit of claim 14 wherein the voltage divider comprises first and second active load devices coupled in series between the input voltage node and ground, and the bias node of the voltage divider is disposed between the first and second active load devices.
- 17. The compensation circuit of claim 16 wherein the first and second active load devices comprise diode coupled PMOS transistors, the first diode coupled PMOS transistor having a control terminal coupled to the output voltage node.
- 18. The compensation circuit of claim 14 wherein the second transistor comprises a PMOS transistor.
- 19. The compensation circuit of claim 14 wherein the voltage divider comprises a diode coupled PMOS transistor having a control terminal coupled to the output voltage node, the PMOS transistor having a threshold voltage greater than the threshold voltage of the second transistor.
- 20. The compensation circuit of claim 14, further comprising a capacitor having a first node coupled to the control terminal of the first transistor and further having a second node coupled to the ground.
- 21. A compensation circuit for a voltage converter that converts a first voltage applied to an input voltage node to an output voltage provided at an output voltage node, the output voltage having a voltage based on the voltage of a control signal applied to a control terminal of a voltage controlled impedance device coupled between the input and output voltage nodes, the compensation circuit comprising:an inverter coupled between the input node and ground, the inverter having an input node coupled to the output voltage node and further having an output node; and a capacitor having a first node coupled to the output node of the inverter and further having a second node coupled to the control terminal of the voltage controlled impedance device.
- 22. The compensation circuit of claim 21 further comprising a capacitor coupled between the output voltage node and the input node of the inverter.
- 23. The compensation circuit of claim 21 wherein the inverter comprises a CMOS inverter.
- 24. A method for compensating for an internal voltage that is decreasing, the internal voltage generated from an external voltage, the method comprising:in response to the internal voltage decreasing relative to the external voltage in excess of a voltage difference, applying the external voltage to adjust an amount by which the external voltage is transferred in generating the internal voltage.
- 25. The method of claim 24 wherein applying the external voltage to adjust an amount by which the external voltage is transferred in generating the internal voltage comprises applying the external voltage to decrease an impedance relationship between the external and internal voltages.
- 26. The method of claim 24 wherein applying the external voltage to adjust an amount by which the external voltage is transferred in generating the internal voltage in response to the internal voltage decreasing comprises providing a negative feedback mechanism between the internal voltage and a voltage controlled impedance device used to generate the internal voltage from the external voltage.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a disivional of U.S. patent application Ser. No. 10/076,982, filed Feb. 15, 2000 now U.S. Pat. No. 6,593,726.
US Referenced Citations (13)