Claims
- 1. A voltage level converter circuit, comprising:
- an output node;
- a first node having a first voltage according to an input voltage;
- a first transistor connected between said first node and said output node, and turned on when said input voltage attains a first logic level;
- a second node having a second voltage;
- a second transistor connected between said second node and said output node, and turned on when said input voltage attains a second logic level; and
- a third transistor of a first conductivity type, connected between said output node and said second transistor, and having a gate supplied with a first control signal according to a level of said second voltage.
- 2. The voltage level converter circuit according to claim 1, further comprising:
- a third node having a third voltage according to said input voltage; and
- a fourth transistor of a second conductivity type connected between said third node and a gate of said second transistor, and having a gate supplied with a second control signal.
- 3. The voltage level converter circuit according to claim 2, further comprising control means for receiving said first control signal and said input voltage and supplying the second control signal to the gate of said fourth transistor.
- 4. The voltage level converter circuit according to claim 1, further comprising:
- a fourth transistor connected between said first transistor and said output node;
- a third node having a constant voltage; and
- comparison means for comparing said constant voltage with a voltage of said output node and supplying a voltage having a greater absolute value to the gate of said fourth transistor.
- 5. The voltage level converter circuit according to claim 4, further comprising transistor control means for supplying said second voltage to the gate of said fourth transistor when a second control signal supplied to the transistor control means is active.
- 6. The voltage level converter circuit according to claim 1, further comprising:
- a plurality of fourth transistors connected in series between said first transistor and said output node;
- a third node having a constant voltage; and
- a plurality of comparison means, each arranged in a one-to-one correspondence with said plurality of fourth transistors for comparing said constant voltage with a voltage of a source of said fourth transistor and supplying the voltage having a greater absolute value to a gate of said fourth transistor.
- 7. The voltage level converter circuit according to claim 1, further comprising:
- a fourth transistor of a second conductivity type, connected between a gate of said third transistor and a gate of said second transistor, and having a gate connected to a drain of said second transistor;
- a fifth transistor of the first conductivity type, connected between said fourth transistor and said second node, and having a gate connected to a drain of said second transistor; and
- a sixth transistor of the second conductivity type, connected between a gate of said third transistor and a drain of said second transistor, and having a gate connected to a drain of said fifth transistor,
- wherein said second transistor is of the first conductivity type, and has a gate connected to a drain of said fifth transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-251860 |
Sep 1997 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is related to copending application Ser. No. 08/716,846, filed Sep. 10, 1996, commonly assigned with the present application.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
5-136685 |
Jun 1993 |
JPX |