The present invention relates to a display technique, and more specifically to technology for driving pixel circuits.
Active matrix organic light emitting diode (AMOLED) displays are well known in the art. The AMOLED displays have been increasingly used as a flat panel in a wide variety of tools.
The AMOLED displays are classified as either a voltage-programmed display or a current-programmed display. The voltage-programmed display is driven by a voltage-programmed scheme where data is applied to the display as a voltage. The current-programmed display is driven by a current-programmed scheme where data is applied to the display as a current.
The advantage of the current-programming scheme is that it can facilitate pixel designs where the brightness of the pixel remains more constant over time than with voltage programming. However, the current-programming requires longer time of charging capacitors associated with the column.
Therefore, there is a need to provide a new scheme for driving a current-driven AMOLED display, which ensures high speed and high quality.
The present invention relates to a system and method of driving a pixel circuit in an AMOLED display.
The system and method of the present invention uses Voltage-Programming Scheme For Current-Driven AMOLED Displays.
In accordance with an aspect of the present invention there is provided a system for driving a display which includes a plurality of pixel circuits, each having a plurality of thin film transistors (TFTs) and an organic light emitting diode (OLED), which includes: a voltage driver for generating a voltage to program the pixel circuit; a programmable current source for generating a current to program the pixel circuit; and a switching network for selectively connecting the data driver or the current source to one or more pixel circuits.
In accordance with a further aspect of the present invention there is provided a system for driving a pixel circuit having a plurality of thin film transistors (TFTs) and an organic light emitting diode (OLED), which includes: a pre-charge controller for pre-charging and discharging a data node of the pixel circuit to acquire threshold voltage information of the TFT from the data node; and a hybrid driving circuit for programming the pixel circuit based on the acquired threshold voltage information and video data information displayed on the pixel circuit.
In accordance with a further aspect of the present invention there is provided a system for driving a pixel circuit having a plurality of thin film transistors (TFTs) and an organic light emitting diode (OLED), which includes: a sampler for sampling, from a data node of the pixel circuit, a voltage required to program the pixel circuit; and a programming circuit for programming the pixel circuit based on the sampled voltage and video data information displayed on the pixel circuit.
In accordance with a further aspect of the present invention there is provided a method of driving a pixel circuit having a plurality of thin film transistors (TFTs) and an organic light emitting diode (OLED), which includes the steps of: selecting a pixel circuit and pre-charging a data node of the pixel circuit; allowing the pre-charged data node to be discharged; extracting a threshold voltage of the TFT through the discharging step; and programming the pixel circuit, including compensating a programming data based on the extracted threshold voltage.
This summary of the invention does not necessarily describe all features of the invention.
These and other features of the invention will become more apparent from the following description in which reference is made to the appended drawings wherein:
Embodiments of the present invention are described using an AMOLED display. Drive scheme described below is applicable to a current programmed (driven) pixel circuit and a voltage programmed (driven) pixel circuit.
In addition, hybrid technique described below can be applied to any existing driving scheme, including a) any drive schemes that use sophisticated timing of the data, select, or power inputs to the pixels to achieve increased brightness uniformity, b) any drive schemes that use current or voltage feedback, c) any drive schemes that use optical feedback.
The light emitting material of the pixel circuit can be any technology, specifically organic light emitting diode (OLED) technology, and in particular, but not limited to, fluorescent, phosphorescent, polymer, and dendrimer materials.
Referring to
The system 2 includes a hybrid driving circuit 12, a voltage source driver 14, a hybrid programming controller 16, a gate driver 18A and a power-supply 18B. The pixel circuit 10 is selected by the gate driver 18A (Vsel), and is programmed by either voltage mode using a node Vdata or current mode using a node Idata. The hybrid driving circuit 12 selects the mode of programming, and connects it to the pixel circuit 10 through a hybrid signal. A pre-charge signal (Vp) is applied to the pixel circuit 10 to acquire threshold Vt information (or Vt shift information) from the pixel circuit 10. The hybrid driving circuit 12 controls the pre-charging, if pre-charging technique is used. The pre-charge signal (Vp) may be generated within the hybrid driving circuit 12, which depends on the operation condition. The power-supply 18B (Vdd) supplies the current required to energize the display 5 and to monitor the power consumption of the display 5.
The hybrid controller 16 controls the individual components that make up the entire hybrid programming circuit. The hybrid controller 16 handles timing and controls the order in which the required functions occur. The hybrid controller 16 may generate data Idata and supplied to the hybrid driving circuit 12. The system 2 may have a reference current source, and the Idata may be supplied under the control of the hybrid controller 16.
The hybrid driver 12 may be implemented either as a switching matrix, or as the hybrid driving circuit(s) of
In the description, Vdata refers to data, a data signal, a data line or a node for supplying the data or data signal Vdata, or a voltage on the data line or the node. Similarly, Idata refers to data, a data signal, a data line or a node for supplying the data or data signal Idata, or a current on the data line or the node. Vp refers to a pre-charge signal, a pre-charge pulse, a pre-charge voltage for pre-charging/discharging, a line or a node for supplying the pre-charge signal, pre-charge pulse or pre-charge voltage Vp. Vsel refers to a pulse or a signal for selecting a pixel circuit or a line or a node for supplying the pulse or signal Vs. The terms “hybrid signal”, “hybrid signal node”, and “hybrid signal line” may be used interchangeably.
The pixel circuit 10 includes a plurality of TFTs, and an organic light emitting diode (OLED). The TFT may be an n-type TFT or a p-type TFT. The TFT is, for example, but not limited to, an amorphous silicon (a-Si:H) based TFT, a polycrystalline silicon based TFT, a crystalline silicon based TFT, or an organic semiconductor based TFT. The OLED may be regular (P-I-N) stack or inverted (N-I-P) stack. The OLED can be located in the source or the drain of one or more driving TFTs.
In
In the description, the terms “data line DL” and “data node DL” may be used interchangeably.
Referring to
The process of acquiring Vt starts by applying Vsel to T120 and T222 to the pixel circuit illustrated in
The hybrid driving circuit 12A of
The hybrid driving circuit 12A is provided to a pixel circuit 10A having four TFTs (such as the pixel circuit of
The charge programming capacitor Cc 32 is provided to program the pixel circuit 10A with a voltage that is equal to the sum of threshold Vt of the TFT and Vdata, scaled by a constant K. The constant is determined by the voltage division network formed by the charge storage capacitor (e.g. Cs 28 of
The programming procedure starts by selecting the pixel to be programmed with the pulse Vsel. At the same time, the pre-charge pulse Vp is applied to the pixel circuit's data input (e.g. DL of
During the Vt acquisition phase, voltage on the data line (DL) is allowed to be discharged through the pixel circuit, which is in a current mirror connection with the Vsel line held high. The data line (DL) is discharged to a certain voltage, and the Vt of a drive TFT is extracted from that voltage. The voltage at Vdata is at ground.
During the programming (writing) phase, the calculated compensated voltage is applied to the data input line (DL) of the pixel circuit. The programming routine finishes with the lowering of the Vsel signal.
The calculated compensated voltage is obtained through analog means of a charge programming capacitor Cc32. However, any other analog means for obtaining compensated voltage may be used. Further, any (external) digital circuit (e.g. 50 of
The source driver (14 of
The structure of
The hybrid driving circuit 12B includes a summer 40, a sample and hold (S/H) circuit 42 and a switching element 44. The S/H circuit 42 samples Idata and holds it for a certain period. The summer 40 receives Vdata and the output of the S/H circuit 42. The switching element 44 connects the output of the summer 40 to the data node DL in response to a programming control signal 46.
The hybrid driving circuit 12B utilizes the summer 40, instead of the charge coupling capacitor Cc 32, to produce programming voltage that is equal to the sum of Vt and Vdata. As the hybrid driving circuit 12B does not utilize a capacity, programming voltage is not affected by the parasitic capacitance, and it has less charge feed-through effect. As the hybrid driving circuit 12B does not utilize a charge storage capacitor, programming voltage is not affected by the charge storage capacitance. As the hybrid driving circuit 12B does not utilize a charge programming capacitor, it achieves faster Vt acquisition time. Removal of the charge programming capacitor eliminates the charge dependency of the programming scheme. Thus the programming voltage is not affected by the charge being shared between the charge storage capacitor and the parasitic capacitance of the system. This results in a higher effective programming voltage.
During the Vt acquisition cycle, Vdata is at ground, and the voltage at the data node DL is equal to Vt of the TFT by the pre-charging/discharging operation (Vp). The voltage on the data node DL is sampled and holed by the S/H circuit 42. The Vt is provided to the summer 40 through the S/H circuit 42. When Vdata is increased from ground to the desired voltage level, the summer 40 outputs the sum of Vt and Vdata. The switch 44 turns on in response to the programming control signal 46. The voltage at the data node DL goes to (Vt+Vdata). Timing chart for showing the operation of the system 2 having the hybrid driving circuit 12B is similar to that of
The hybrid driving circuit 13C is a direct digital hybrid driving circuit. The direct digital programming circuit 13C includes a microComputer uC 50 which receives digital data (Vdada), a digital to analog (D/A) converter 52, a voltage follower 54 for increasing current without affecting voltage, and an analog to digital (A/D) converter 56.
The threshold Vt of the drive TFT may increase slowly. Thus, it may not be necessary to acquire the threshold Vt of the drive TFT every programming cycle. This effectively hides the Vt acquisition for the majority of the programming cycle. In the direct digital hybrid driving circuit 13C, the threshold Vt acquired from the pixel circuit 10A is digitalized at the A/D converter 56, and is stored in memory contained in the uC 50. The digital data that defines the brightness of the pixel is added to the Vt in the uC 50. The resulting voltage is then converted back to an analog value at the D/A 52, which is programmed into the pixel circuit 10A. This programming method is designed to compensate for the slow process of the Vt acquisition.
The conversion of the output on the data node DL by A/D can remove the requirements of having to acquire the Vt every programming cycle. The Vt of the pixel circuit 10A may be acquired once every second or less. Thus, it may acquire Vt for only one row of the display per frame cycle. This, effectively increases the amount of time for the pixel programming cycle. Less frequent need of Vt acquisition ensures faster programming time.
In the above description,
A hybrid controller 98 is provided to control each component. In
The pixel circuit driven by the system 82 may be the pixel circuit 10 of
The hybrid programming circuit includes a correction calculation module 92 for correcting data from the data source 90 based on the correction table 80 and an A/D converter 96. The data corrected by the correction calculation module 92 is applied to the source driver 14. The source driver 14 generates Vdata based on the corrected data output from the correction calculation module 92. Vdata from the source driver 14 and Idata from the reference current source 94 are supplied to the hybrid driver 12.
The data source 90 is, for example, but not limited to, a DVD. The hybrid driver 12 may be implemented either as a switching matrix, or as the digital programming circuit(s) of
The correction table 80 is a lookup table. The correction table 80 records the relationship between current required to program the pixel circuit and voltage necessary to obtain that current. The correction table 80 is built for every pixel in the entire display.
In the description, the relationship between the current required to program the pixel circuit and the voltage necessary to obtain that programming current, is referred to as “current/voltage correction information”, “current/voltage correction curve”, or “current/voltage information”, or “current voltage curve”.
In
The operation of the system of
During the display mode, a voltage-programming scheme is implemented. The voltage on the data line (e.g. DL of
After the display has been used for a fixed period of time, the display enters the calibration mode. The current source 94 is connected to the data input node (DL) of the pixel circuit via the hybrid driver 12. Each pixel is programmed through a current-programming scheme (where the level of current on the data line determines the brightness of the pixel), and the voltage required to achieve that current is read by the A/D converter 96.
The voltage required to program the pixel current is sampled at multiple current points by the A/D converter 96. The multiple points may be a subset of the possible current levels (e.g. 256 possible levels for 8-bit, or 64 levels for 6-bit). This subset of voltage measurements is used to construct the correction table 80 that is interpolated from the measurement points.
The calibration mode may be entered either through user's command or may be combined with the normal display mode so that the calibration takes place during the display refresh period.
In one example, the entire display may be calibrated at once. The display may stop showing incoming video information for a short period of time while each pixel was programmed with a current and the voltage recorded.
In a further example, a subset of the pixels may be calibrated, such as one pixel every fixed number of frames. This is virtually transparent to the user, and the correction information may still be acquired for each pixel.
When a conventional voltage-programming scheme is utilized, a pixel circuit is programmed in an open loop configuration, where there is no feedback from the pixel circuit regarding the threshold voltage shift of the TFTs. When a conventional current-programming scheme is utilized, the brightness of the pixel may remain constant over time. However, the current programming scheme is slow. Thus, the table lookup technique combines the technique of the current-programming scheme with the technique of the voltage-programming scheme. The pixel circuit is programmed with a current through a current-programming scheme. A voltage to maintain that current is read and is stored at a lookup table. The next time that particular level of current is applied to the pixel circuit, instead of programming with a current, the pixel circuit is programmed based on information on the lookup table. Accordingly, it attains the compensation inherent in the current programming scheme while attaining the fast programming time that is only possible with voltage-programming scheme.
In the above description, the correction table (lookup table) 80 is used to correct the current/voltage correction information. However, the system 82 of
For example, several voltage measurements are captured at many different current points by the A/D converter 96 (56). The hybrid controller 98 extracts the Vt shift information by extending the voltage versus current curve to zero current point. The Vt shift information is stored in an array of tables (correction table 80) which is applied to incoming display data.
The uC 50 of
The hybrid circuits 12A of
It is noted that the writing mode may be implemented based on the previously created correction table without implementing the calibration mode. It is noted that the operation of the system of
Referring to
A/D sampling is implemented during the calibration mode. During the calibration mode, the current from the reference current source 94 is applied to the pixel circuit. The voltage on the data input node is converted to a digital voltage by the A/D converter 56. Based on the digital voltage and current associated with the digital voltage, current/voltage correction information is recorded at the lookup table. The Vt shift information is generated based on the data in the correction table 80 or the output from the A/D converter 96.
The system 82 of
Under the hidden refresh operation, new current/voltage correction information is constructed while completely hidden from user's perception. This technique utilizes the information that is currently displayed on the screen (i.e. the incoming video data). By obtaining the pixel characteristics from the full calibration routine that has been performed during the manufacturing process of the display, the current/voltage correction information for each pixel in the display is known. During the display's usage, the current/voltage correction curve may shift due to the change in Vt. By measuring a single point along the current/voltage correction curve (which is the data currently displayed, that is part of the video image), a new current/voltage correction curve is extrapolated from the point so that it is fitted to the measured point. Based on the new current/voltage correction curve, the Vt shift information is extracted which is used to compensate for the shift in Vt.
Referring to
Referring to
The process associated with
The system 82 of
In the hybrid driving circuit of
To enhance the circuit's ability to compensate for a change in the current/voltage correction curve due to temperature, threshold voltage shift, or other factors, the pixel circuit programming is divided into two phases.
During the writing mode, the pixel circuit 10A is voltage-programmed first to set the gate voltage of the driving TFT to an approximate value, then followed by a current programming phase. The current programming phase can then fine-tune the output current. The system of
In
The system 2 of
Extension of the direct digital programming scheme is now described in detail. The direct digital programming scheme (
The voltage column driver 112 is a voltage programmed column driver. Each of the voltage column driver 112 and the row driver 120 may be any driver that has a voltage output, such as those designed for the AMLCD. The voltage column driver 112 and the programmable current source 114 are connected to an OLED array 110 through the switching network 116. The OLED array 110 forms an AMOLED display, and contains a plurality of pixel circuits (such as 10 of
The A/D converter 118 is an interface that allows an analog signal (i.e. current driving the display 110) to be read back as a digital signal. The digital signal associated with the current can than be processed and/or stored. The A/D converter 118 may be the A/D converter 56 of
The system 105 of
The switching network 116 may be located either off the glass in the column driver (112) or directly on the glass using TFT switches.
Referring to
The system 105 uses the A/D converter 118 to convert an analog output of the data node (e.g. DL of
Only one A/D 118 may be implemented for all the columns. The circuit acquires only one pixel per frame refresh. For example, for a 320 by 240 panel, the number of pixels is 76, 8000. For a frame rate of 30 Hz, the time required to acquire Vt from all pixels for the entire frame is 43 minutes. This may be acceptable for some applications, providing that Vt does not shift substantially in an hour.
The parasitics only affect the amount of time to discharge the capacitor to acquire Vt. Since the circuit is voltage-programmed, it is not affected by the parasitics. Since Vt is only acquired one column per frame time, it can be long. For example, for a display with 320 columns that has a frame rate of 30 Hz, each frame time is 33 mS. For voltage programming, it is possible to program a pixel in 70 uS. For 320 columns, the time to update the display is 22 mS, which still leave 11 mS to complete a charge/discharge cycle.
The system 105 may implement the lookup table technique to compensate for Vt shift and/or to correct the current/voltage information as described above
The system 105 may implement the hidden refresh technique to acquire the Vt shift information and current/voltage correction information of each pixel circuit (10) in the display 110. This current/voltage correction information is used to populate a lookup table (e.g. a correction table 80 of
The system 105 may implement the combined current and voltage-programming technique as described above.
The current/voltage information of the pixel circuit can be further corrected by implementing a system illustrated in
As illustrated in
During the calibration phase, each pixel is lit individually and the current consumed is acquired by the sensing network 134. The acquired current is used to correct the lookup table (e.g. the correction table 80 of
A dark display current may be acquired to include the effect of dead pixel and leakage current of the array. During this procedure, all pixels are turned off, and the current (i.e. dark display current) is measured.
According to the embodiments of the present invention, the major issue with current-programmed pixel circuits, which is the slow programming time, is solved. The concept of using feedback to compensate the pixel circuit enhances the uniformity and stability of the display while retaining the fast programming capability of the voltage programmed drive scheme.
The present invention has been described with regard to one or more embodiments. However, it will be apparent to persons skilled in the art that a number of variations and modifications can be made without departing from the scope of the invention as defined in the claims.
Number | Date | Country | Kind |
---|---|---|---|
2472671 | Jun 2004 | CA | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CA2005/001007 | 6/28/2005 | WO | 00 | 4/22/2008 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2006/000101 | 1/5/2006 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4354162 | Wright | Oct 1982 | A |
5589847 | Lewis | Dec 1996 | A |
5670973 | Bassetti et al. | Sep 1997 | A |
5748160 | Shieh et al. | May 1998 | A |
5815303 | Berlin | Sep 1998 | A |
6097360 | Holloman | Aug 2000 | A |
6259424 | Kurogane | Jul 2001 | B1 |
6288696 | Holloman | Sep 2001 | B1 |
6320325 | Cok et al. | Nov 2001 | B1 |
6414661 | Shen et al. | Jul 2002 | B1 |
6580657 | Sanford et al. | Jun 2003 | B2 |
6594606 | Everitt | Jul 2003 | B2 |
6618030 | Kane et al. | Sep 2003 | B2 |
6677713 | Sung | Jan 2004 | B1 |
6687266 | Ma et al. | Feb 2004 | B1 |
6690344 | Takeuchi et al. | Feb 2004 | B1 |
6693388 | Oomura | Feb 2004 | B2 |
6720942 | Lee et al. | Apr 2004 | B2 |
6738035 | Fan | May 2004 | B1 |
6771028 | Winters | Aug 2004 | B1 |
6777712 | Sanford et al. | Aug 2004 | B2 |
6806638 | Lin et al. | Oct 2004 | B2 |
6809706 | Shimoda | Oct 2004 | B2 |
6873117 | Ishizuka | Mar 2005 | B2 |
6909419 | Zavracky et al. | Jun 2005 | B2 |
6937215 | Lo | Aug 2005 | B2 |
6943500 | LeChevalier | Sep 2005 | B2 |
6956547 | Bae et al. | Oct 2005 | B2 |
6995510 | Murakami et al. | Feb 2006 | B2 |
6995519 | Arnold et al. | Feb 2006 | B2 |
7023408 | Chen et al. | Apr 2006 | B2 |
7027015 | Booth, Jr. et al. | Apr 2006 | B2 |
7034793 | Sekiya et al. | Apr 2006 | B2 |
7088051 | Cok | Aug 2006 | B1 |
7106285 | Naugler | Sep 2006 | B2 |
7116058 | Lo et al. | Oct 2006 | B2 |
7245277 | Ishizuka | Jul 2007 | B2 |
7274363 | Ishizuka et al. | Sep 2007 | B2 |
7321348 | Cok et al. | Jan 2008 | B2 |
7355574 | Leon et al. | Apr 2008 | B1 |
7358941 | Ono et al. | Apr 2008 | B2 |
7502000 | Yuki et al. | Mar 2009 | B2 |
7535449 | Miyazawa | May 2009 | B2 |
7554512 | Steer | Jun 2009 | B2 |
7619594 | Hu | Nov 2009 | B2 |
7619597 | Nathan et al. | Nov 2009 | B2 |
7859492 | Kohno | Dec 2010 | B2 |
20020084463 | Sanford et al. | Jul 2002 | A1 |
20020101172 | Bu | Aug 2002 | A1 |
20020122308 | Ikeda | Sep 2002 | A1 |
20020158823 | Zavracky et al. | Oct 2002 | A1 |
20020186214 | Siwinski | Dec 2002 | A1 |
20020190971 | Nakamura et al. | Dec 2002 | A1 |
20020195967 | Kim et al. | Dec 2002 | A1 |
20030020413 | Oomura | Jan 2003 | A1 |
20030030603 | Shimoda | Feb 2003 | A1 |
20030063081 | Kimura et al. | Apr 2003 | A1 |
20030076048 | Rutherford | Apr 2003 | A1 |
20030122745 | Miyazawa | Jul 2003 | A1 |
20030151569 | Lee et al. | Aug 2003 | A1 |
20030179626 | Sanford et al. | Sep 2003 | A1 |
20040066357 | Kawasaki | Apr 2004 | A1 |
20040070557 | Asano et al. | Apr 2004 | A1 |
20040090400 | Yoo | May 2004 | A1 |
20040135749 | Kondakov et al. | Jul 2004 | A1 |
20040150592 | Mizukoshi et al. | Aug 2004 | A1 |
20040174347 | Sun et al. | Sep 2004 | A1 |
20040183759 | Stevenson et al. | Sep 2004 | A1 |
20040189627 | Shirasaki et al. | Sep 2004 | A1 |
20040239596 | Ono et al. | Dec 2004 | A1 |
20040257355 | Naugler | Dec 2004 | A1 |
20050067970 | Libsch et al. | Mar 2005 | A1 |
20050068270 | Awakura et al. | Mar 2005 | A1 |
20050088103 | Kageyama et al. | Apr 2005 | A1 |
20050110420 | Arnold et al. | May 2005 | A1 |
20050140598 | Kim et al. | Jun 2005 | A1 |
20050140610 | Smith et al. | Jun 2005 | A1 |
20050145891 | Abe | Jul 2005 | A1 |
20050156831 | Yamazaki et al. | Jul 2005 | A1 |
20050168416 | Hashimoto et al. | Aug 2005 | A1 |
20050206590 | Sasaki et al. | Sep 2005 | A1 |
20050269959 | Uchino et al. | Dec 2005 | A1 |
20050269960 | Ono et al. | Dec 2005 | A1 |
20060030084 | Young | Feb 2006 | A1 |
20060038758 | Routley et al. | Feb 2006 | A1 |
20060232522 | Roy et al. | Oct 2006 | A1 |
20060273997 | Nathan et al. | Dec 2006 | A1 |
20070001937 | Park et al. | Jan 2007 | A1 |
20070001939 | Hashimoto et al. | Jan 2007 | A1 |
20070008268 | Park et al. | Jan 2007 | A1 |
20070080905 | Takahara | Apr 2007 | A1 |
20070080908 | Nathan et al. | Apr 2007 | A1 |
20070103419 | Uchino et al. | May 2007 | A1 |
20070182671 | Nathan et al. | Aug 2007 | A1 |
20070285359 | Ono | Dec 2007 | A1 |
20070296672 | Kim et al. | Dec 2007 | A1 |
20080042948 | Yamashita et al. | Feb 2008 | A1 |
20080074413 | Ogura | Mar 2008 | A1 |
20090213046 | Nam | Aug 2009 | A1 |
Number | Date | Country |
---|---|---|
1294034 | Jan 1992 | CA |
2109951 | Nov 1992 | CA |
2368386 | Sep 1999 | CA |
2498136 | Mar 2004 | CA |
2522396 | Nov 2004 | CA |
2443206 | Mar 2005 | CA |
2472671 | Dec 2005 | CA |
2567076 | Jan 2006 | CA |
2526782 | Apr 2006 | CA |
1 194 013 | Mar 2002 | EP |
1 335 430 | Aug 2003 | EP |
1 381 019 | Jan 2004 | EP |
1 521 203 | Apr 2005 | EP |
10-254410 | Sep 1998 | JP |
2002-278513 | Sep 2002 | JP |
2003-076331 | Mar 2003 | JP |
2003177709 | Jun 2003 | JP |
2003308046 | Oct 2003 | JP |
9948079 | Sep 1999 | WO |
0127910 | Apr 2001 | WO |
03063124 | Mar 2002 | WO |
03034389 | Apr 2003 | WO |
2004003877 | Jan 2004 | WO |
2004034364 | Apr 2004 | WO |
2005022498 | Mar 2005 | WO |
2005055185 | Jun 2005 | WO |
2006063448 | Jun 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20080191976 A1 | Aug 2008 | US |