Voltage pulse time-domain multiplexing

Information

  • Patent Grant
  • 11476090
  • Patent Number
    11,476,090
  • Date Filed
    Tuesday, August 24, 2021
    3 years ago
  • Date Issued
    Tuesday, October 18, 2022
    2 years ago
Abstract
Embodiments provided herein generally include apparatus, plasma processing systems and methods for generation of a waveform for plasma processing of a substrate in a processing chamber. One embodiment includes a waveform generator having a voltage source circuitry, a first switch coupled between the voltage source circuitry and a first output node of the waveform generator, the first output node being configured to be coupled to a chamber, and a second switch coupled between the first output node and electrical ground node. The waveform generator also includes a third switch coupled between the voltage source circuitry and a second output node of the waveform generator, the second output node being configured to be coupled to the chamber, and a fourth switch coupled between the second output node and the electrical ground node.
Description
BACKGROUND

Field


Embodiments of the present disclosure generally relate to a system used in semiconductor device manufacturing. More specifically, embodiments of the present disclosure relate to a plasma processing system used to process a substrate.


Description of the Related Art


Reliably producing high aspect ratio features is one of the key technology challenges for the next generation of semiconductor devices. One method of forming high aspect ratio features uses a plasma-assisted etching process to bombard a material formed on a surface of a substrate through openings formed in a patterned mask layer formed on the substrate surface.


With technology nodes advancing towards 2nm, the fabrication of smaller features with larger aspect ratios requires atomic precision for plasma processing. For etching processes where the plasma ions play a major role, ion energy control is always challenging the development of reliable and repeatable device formation processes in the semiconductor equipment industry. In a typical plasma-assisted etching process, the substrate is positioned on an electrostatic chuck (ESC) disposed in a processing chamber, a plasma is formed over the substrate, and ions are accelerated from the plasma towards the substrate across a plasma sheath, i.e., region depleted of electrons, formed between the plasma and the surface of the substrate. Traditionally RF substrate biasing methods, which use sinusoidal RF waveforms to excite the plasma and form the plasma sheath, have been unable to desirably form these smaller device feature sizes. Recently, it has been found that the delivery of high voltage pulses to one or more electrodes within a processing chamber can be useful in desirably controlling the plasma sheath formed over the surface of the substrate. However, producing moderate to high frequency high voltage pulses is challenging. Such pulse may be especially difficult to produce using standard electrical components due to the heating of switching components used to form the high voltage pulses.


Accordingly, there is a need in the art for pulsed voltage source and biasing methods that are able to enable the completion of a desirable plasma-assisted process on a substrate.


SUMMARY


Embodiments provided herein generally include apparatus, plasma processing systems and methods for generation of a waveform for plasma processing of a substrate in a processing chamber.


One embodiment of the present disclosure is directed to a waveform generator for plasma processing. The waveform generator generally includes: voltage source circuitry; a first switch coupled between the voltage source circuitry and a first output node of the waveform generator, the first output node being configured to be coupled to a chamber; a second switch coupled between the first output node and electrical ground node; a third switch coupled between the voltage source circuitry and a second output node of the waveform generator, the second output node being configured to be coupled to the chamber; and a fourth switch coupled between the second output node and the electrical ground node.


One embodiment of the present disclosure is directed to a method for waveform generation. The method generally includes: coupling, via a first switch, voltage source circuitry to a first output node of a waveform generator, the first output node being coupled to a chamber; coupling, via a second switch, the first output node to an electrical ground node; coupling, via a third switch, the voltage source circuitry to a second output node of the waveform generator, the second output node being coupled to the chamber; and coupling, via a fourth switch, the second output node to the electrical ground node.


One embodiment of the present disclosure is directed to an apparatus for waveform generation. The apparatus generally includes voltage source circuitry, one or more switches coupled to the voltage source circuitry, and a controller configured to control the one or more switches. The one or more switches includes: a first switch coupled between the voltage source circuitry and a first output node of the waveform generator, the first output node being configured to be coupled to a chamber; a second switch coupled between the first output node and electrical ground node; a third switch coupled between the voltage source circuitry and a second output node of the waveform generator, the second output node being configured to be coupled to the chamber; and a fourth switch coupled between the second output node and the electrical ground node.





BRIEF DESCRIPTION OF THE DRAWINGS

So that the manner in which the above -recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only exemplary embodiments and are therefore not to be considered limiting of its scope and may admit to other equally effective embodiments.



FIG. 1 is a schematic cross-sectional view of a processing system, according to one or more embodiments, configured to practice the methods set forth herein.



FIG. 2A illustrates a voltage waveform that is established on a substrate due to a voltage waveform applied to an electrode of a processing chamber.



FIG. 2B illustrates the effect of increasing plasma density on a voltage waveform that is established on a substrate due to a voltage waveform applied to an electrode of a processing chamber.



FIG. 2C illustrates the effect on an ion energy distribution (IED) associated with the effect of increasing plasma density that is illustrated in relation to the voltage waveform of FIG. 2B.



FIG. 3 illustrates an example waveform generated using time multiplexing of voltage pulses, in accordance with certain embodiments of the present disclosure.



FIG. 4A illustrates an example waveform generator, in accordance with certain embodiments of the present disclosure.



FIG. 4B is a timing diagram showing states of switches of the waveform generator of FIG. 4A.



FIG. 5 illustrates the IED associated with the waveform shown in FIG. 3, in accordance with certain embodiments of the present disclosure.



FIG. 6 is a process flow diagram illustrating a method for waveform generation.





DETAILED DESCRIPTION

Some embodiments of the present disclosure are generally directed to techniques for generating a waveform for controlling ion energy distribution (IED) during plasma processing. For example, a pulsed voltage waveform may be generated by time multiplexing voltage pulses from different sources (e.g., switches) and applied to one or more electrodes in a plasma processing chamber for plasma processing. In some embodiments, the pulsed voltage waveform may be generated using multiple switch pairs, allowing for the pulsed voltage waveform to have a higher frequency as compared to conventional implementations that use a single switch pair. Due to physical and practical device limitations found in current conventional high voltage switching components, switching speeds for these conventional high voltage switches are limited to a “maximum practical switching speed” due to the heat generated in the components during use. During typical plasma processing processes, high voltage pulsed voltage waveforms that are generated by the high voltage switches typically require the switches to repeatedly perform over the lifetime of the switch containing device at voltage levels greater than about 200 volts, such as greater than about 500 volts, or greater than about 800 volts, or greater than about 1000 volts, or even greater than about 5000 volts. In one example, maximum practical switching speeds for conventional switches, such as metal-oxide-semiconductor field-effect transistors (MOSFETs), are typically limited to about 2.5 microseconds (ps) at switching voltages greater than about 800 volts. However, the use of higher frequency voltage waveforms can reduce the voltage droop during the ion current stage of a voltage pulse used during plasma processing. As a result, a narrower IED may be achieved, facilitating greater precision for plasma processing as described in more detail herein. As used herein, a voltage droop generally refers to an increase in voltage established at an electrode during a negative voltage containing portion of a voltage pulse.


Plasma Processing System Examples


FIG. 1 is a schematic cross-sectional view of a processing system 10 configured to perform one or more of the plasma processing methods set forth herein. In some embodiments, the processing systems 10 is configured for plasma-assisted etching processes, such as a reactive ion etch (RIE) plasma processing. However, it should be noted that the embodiments described herein may be also be used with processing systems configured for use in other plasma-assisted processes, such as plasma-enhanced deposition processes, for example, plasma-enhanced chemical vapor deposition (PECVD) processes, plasma-enhanced physical vapor deposition (PEPVD) processes, plasma-enhanced atomic layer deposition (PEALD) processes, plasma treatment processing or plasma-based ion implant processing, for example, plasma doping (PLAD) processing.


As shown, the processing system 10 is configured to form a capacitively coupled plasma (CCP), where the processing chamber 100 includes an upper electrode (e.g., chamber lid 123) disposed in a processing volume 129 facing a lower electrode (e.g., the substrate support assembly 136) also disposed in the processing volume 129. In a typical capacitively coupled plasma (CCP) processing system, a radio frequency (RF) source (e.g., RF generator 118) is electrically coupled to one of the upper or lower electrode, and delivers an RF signal configured to ignite and maintain a plasma (e.g., the plasma 101). In this configuration, the plasma is capacitively coupled to each of the upper and lower electrodes and is disposed in a processing region therebetween. Typically, the opposing one of the upper or lower electrodes is coupled to ground or to a second RF power source. In one embodiment, one or more components of the substrate support assembly 136, such as the support base 107 is electrically coupled to a plasma generator assembly 163, which includes the RF generator 118, and the chamber lid 123 is electrically coupled to ground. As shown, the processing system 10 includes a processing chamber 100, a support assembly 136, and a system controller 126.


The processing chamber 100 typically includes a chamber body 113 that includes the chamber lid 123, one or more sidewalls 122, and a chamber base 124, which collectively define the processing volume 129. The one or more sidewalls 122 and chamber base 124 generally include materials that are sized and shaped to form the structural support for the elements of the processing chamber 100 and are configured to withstand the pressures and added energy applied to them while a plasma 101 is generated within a vacuum environment maintained in the processing volume 129 of the processing chamber 100 during processing. In one example, the one or more sidewalls 122 and chamber base 124 are formed from a metal, such as aluminum, an aluminum alloy, or a stainless steel alloy.


A gas inlet 128 disposed through the chamber lid 123 is used to deliver one or more processing gases to the processing volume 129 from a processing gas source 119 that is in fluid communication therewith. A substrate 103 is loaded into, and removed from, the processing volume 129 through an opening (not shown) in one of the one or more sidewalls 122, which is sealed with a slit valve (not shown) during plasma processing of the substrate 103.


The system controller 126, also referred to herein as a processing chamber controller, includes a central processing unit (CPU) 133, a memory 134, and support circuits 135. The system controller 126 is used to control the process sequence used to process the substrate 103, including the substrate biasing methods described herein. The CPU 133 is a general-purpose computer processor configured for use in an industrial setting for controlling the processing chamber and sub-processors related thereto. The memory 134 described herein, which is generally non-volatile memory, may include random access memory, read-only memory, floppy or hard disk drive, or other suitable forms of digital storage, local or remote. The support circuits 135 are conventionally coupled to the CPU 133 and comprise cache, clock circuits, input/output subsystems, power supplies, and the like, and combinations thereof. Software instructions (program) and data can be coded and stored within the memory 134 for instructing a processor within the CPU 133. A software program (or computer instructions) readable by CPU 133 in the system controller 126 determines which tasks are performable by the components in the processing system 10.


Typically, the program, which is readable by CPU 133 in the system controller 126, includes code, which, when executed by the processor (CPU 133), performs tasks relating to the plasma processing schemes described herein. The program may include instructions that are used to control the various hardware and electrical components within the processing system 10 to perform the various process tasks and various process sequences used to implement the methods described herein. In one embodiment, the program includes instructions that are used to perform one or more of the operations described below in relation to FIG. 6.


The processing system may include a plasma generator assembly 163, a first pulsed voltage (PV) source assembly 196 for establishing a first PV waveform at a bias electrode 104, and a second PV source assembly 197 for establishing a second PV waveform at an edge control electrode 115. The first PV waveform or the second PV waveform may be generated using a waveform generator as described in more detail herein with respect to FIGS. 3, 4A, and 4B. In some embodiments, the plasma generator assembly 163 delivers an RF signal to the support base 107 (e.g., power electrode or cathode) which may be used to generate (maintain and/or ignite) a plasma 101 in a processing region disposed between the substrate support assembly 136 and the chamber lid 123. In some embodiments, the RF generator 118 is configured to deliver an RF signal having a frequency that is greater than 1 MHz or more, or about 2 MHz or more, such as about 13.56 MHz or more.


As discussed above, in some embodiments, the plasma generator assembly 163, which includes an RF generator 118 and an RF generator assembly 160, is generally configured to deliver a desired amount of a continuous wave (CW) or pulsed RF power at a desired substantially fixed sinusoidal waveform frequency to a support base 107 of the substrate support assembly 136 based on control signals provided from the system controller 126. During processing, the plasma generator assembly 163 is configured to deliver RF power (e.g., an RF signal) to the support base 107 disposed proximate to the substrate support 105, and within the substrate support assembly 136. The RF power delivered to the support base 107 is configured to ignite and maintain a processing plasma 101 of processing gases disposed within the processing volume 129.


In some embodiments, the support base 107 is an RF electrode that is electrically coupled to the RF generator 118 via an RF matching circuit 162 and a first filter assembly 161, which are both disposed within the RF generator assembly 160. The first filter assembly 161 includes one or more electrical elements that are configured to substantially prevent a current generated by the output of a PV waveform generator 150 from flowing through an RF power delivery line 167 and damaging the RF generator 118. The first filter assembly 161 acts as a high impedance (e.g., high Z) to the PV signal generated from a PV pulse generator P1 within the PV waveform generator 150, and thus inhibits the flow of current to the RF matching circuit 162 and RF generator 118.


In some embodiments, the RF generator assembly 160 and RF generator 118 are used to ignite and maintain a processing plasma 101 using the processing gases disposed in the processing volume 129 and fields generated by the RF power (RF signal) delivered to the support base 107 by the RF generator 118. The processing volume 129 is fluidly coupled to one or more dedicated vacuum pumps through a vacuum outlet 120, which maintain the processing volume 129 at sub-atmospheric pressure conditions and evacuate processing and/or other gases, therefrom. In some embodiments, the substrate support assembly 136, disposed in the processing volume 129, is disposed on a support shaft 138 that is grounded and extends through the chamber base 124. However, in some embodiments, the RF generator assembly 160 is configured to deliver an RF power to the bias electrode 104 disposed in the substrate support 105 versus the support base 107.


The substrate support assembly 136, as briefly discussed above, generally includes the substrate support 105 (e.g., ESC substrate support) and support base 107. In some embodiments, the substrate support assembly 136 can additionally include an insulator plate 111 and a ground plate 112, as is discussed further below. The support base 107 is electrically isolated from the chamber base 124 by the insulator plate 111, and the ground plate 112 is interposed between the insulator plate 111 and the chamber base 124. The substrate support 105 is thermally coupled to and disposed on the support base 107. In some embodiments, the support base 107 is configured to regulate the temperature of the substrate support 105, and the substrate 103 disposed on the substrate support 105, during substrate processing.


Typically, the substrate support 105 is formed of a dielectric material, such as a bulk sintered ceramic material, such as a corrosion-resistant metal oxide or metal nitride material, for example, aluminum oxide (Al2O3), aluminum nitride (AlN), titanium oxide (TiO), titanium nitride (TiN), yttrium oxide (Y2O3), mixtures thereof, or combinations thereof. In embodiments herein, the substrate support 105 further includes the bias electrode 104 embedded in the dielectric material thereof. In some embodiments, one or more characteristics of the RF power used to maintain the plasma 101 in the processing region over the bias electrode 104 are determined and/or monitored by measuring an RF waveform established at the bias electrode 104.


In one configuration, the bias electrode 104 is a chucking pole used to secure (i.e., chuck) the substrate 103 to the substrate supporting surface 105A of the substrate support 105 and to bias the substrate 103 with respect to the processing plasma 101 using one or more of the pulsed-voltage biasing schemes described herein. Typically, the bias electrode 104 is formed of one or more electrically conductive parts, such as one or more metal meshes, foils, plates, or combinations thereof.


In some embodiments, the bias electrode 104 is electrically coupled to a clamping network 116, which provides a chucking voltage thereto, such as static DC voltage between about −5000 V and about 5000 V, using an electrical conductor, such as the coaxial power delivery line 106 (e.g., a coaxial cable). As will be discussed further below, the clamping network 116 includes bias compensation circuit elements 116A, a DC power supply 155, and a bias compensation module blocking capacitor, which is also referred to herein as the blocking capacitor C5. The blocking capacitor C5 is disposed between the output of a pulsed voltage (PV) waveform generator 150 and the bias electrode 104.


The substrate support assembly 136 may further include the edge control electrode 115 that is positioned below the edge ring 114 and surrounds the bias electrode 104 and/or is disposed a distance from a center of the bias electrode 104. In general, for a processing chamber 100 that is configured to process circular substrates, the edge control electrode 115 is annular in shape, is made from a conductive material, and is configured to surround at least a portion of the bias electrode 104. In some embodiments, such as shown in FIG. 1, the edge control electrode 115 is positioned within a region of the substrate support 105. In some embodiments, as illustrated in FIG. 1, the edge control electrode 115 includes a conductive mesh, foil, and/or plate that is disposed a similar distance (i.e., Z-direction) from the substrate supporting surface 105A of the substrate support 105 as the bias electrode 104. In some other embodiments, the edge control electrode 115 includes a conductive mesh, foil, and/or plate that is positioned on or within a region of a quartz pipe 110, which surrounds at least a portion of the bias electrode 104 and/or the substrate support 105. Alternately, in some other embodiments (not shown), the edge control electrode 115 is positioned within or is coupled to the edge ring 114, which is disposed on and adjacent to the substrate support 105. In this configuration, the edge ring 114 is formed from a semiconductor or dielectric material (e.g., AlN, etc.).


The edge control electrode 115 can be biased by use of a PV waveform generator that is different from the PV waveform generator 150 that is used to bias the bias electrode 104. In some embodiments, the edge control electrode 115 can be biased by use of a PV waveform generator 150 that is also used to bias the bias electrode 104 by splitting part of the power to the edge control electrode 115. In one configuration, a first PV waveform generator 150 of the first PV source assembly 196 is configured to bias the bias electrode 104, and a second PV waveform generator 150 of a second PV source assembly 197 is configured to bias the edge control electrode 115.


A power delivery line 157 electrically connects the output of the PV waveform generator 150 of the first PV source assembly 196 to an optional filter assembly 151 and the bias electrode 104. While the discussion below primarily discusses the power delivery line 157 of the first PV source assembly 196, which is used to couple a PV waveform generator 150 to the bias electrode 104, the power delivery line 158 of the second PV source assembly 197, which couples a PV waveform generator 150 to the edge control electrode 115, will include the same or similar components. The electrical conductor(s) within the various parts of the power delivery line 157 may include: (a) one or a combination of coaxial cables, such as a flexible coaxial cable that is connected in series with a rigid coaxial cable, (b) an insulated high-voltage corona-resistant hookup wire, (c) a bare wire, (d) a metal rod, (e) an electrical connector, or (f) any combination of electrical elements in (a)-(e). The optional filter assembly 151 includes one or more electrical elements that are configured to substantially prevent a current generated by the output of the RF generator 118 from flowing through the power delivery line 157 and damaging the PV waveform generator 150. The optional filter assembly 151 acts as a high impedance (e.g., high Z) to RF signal generated by the RF generator 118, and thus inhibits the flow of current to the PV waveform generator 150.


The second PV source assembly 197 includes a clamping network 116 so that a bias applied to the edge control electrode 115 can be similarly configured to the bias applied to the bias electrode 104 by the clamping network 116 coupled within the first PV source assembly 196. Applying similarly configured PV waveforms and clamping voltages to the bias electrode 104 and edge control electrode 115 can help improve the plasma uniformity across the surface of the substrate during processing and thus improve the plasma processing process results.


In some embodiments, the processing chamber 100 further includes the quartz pipe 110, or collar, that at least partially circumscribes portions of the substrate support assembly 136 to prevent the substrate support 105 and/or the support base 107 from contact with corrosive processing gases or plasma, cleaning gases or plasma, or byproducts thereof. Typically, the quartz pipe 110, the insulator plate 111, and the ground plate 112 are circumscribed by a liner 108. In some embodiments, a plasma screen 109 is positioned between the cathode liner 108 and the sidewalls 122 to prevent plasma from forming in a volume underneath the plasma screen 109 between the liner 108 and the one or more sidewalls 122.



FIG. 2A illustrates an example voltage waveform 200 established at a substrate in a processing chamber (e.g., processing chamber 100). In this example, the waveform 200 is generated due to the application of a waveform by the PV waveform generator 150 of the first PV source assembly 196. The waveform 200 includes an ion current stage and a sheath collapse stage, as shown. At the beginning of the ion current stage, a drop of substrate voltage, which is created by the falling edge 204, creates a high voltage sheath to form above the substrate, accelerating positive ions to the substrate. The positive ions that bombard the surface of the substrate during the ion current stage deposit a positive charge on the substrate surface, which, if uncompensated, causes a gradual increase of the substrate voltage positively (i.e., positive slope during phase 205 of the voltage waveform 200) during the ion current stage, as shown. However, the uncontrolled accumulation of positive charge on the substrate surface undesirably gradually discharges the sheath and chuck capacitors, slowly decreasing the sheath voltage drop and bringing the substrate potential closer to zero. The accumulation of positive charge results in the voltage droop (i.e., positive slope during phase 205) in the voltage waveform established at the substrate.


The voltage difference between the beginning and end of the ion current phase determines an ion energy distribution function (IEDF) width. FIG. 2B illustrates the effect of increasing plasma density, on a voltage waveform that is established on a substrate by use of a PV source, such as a waveform generator 150. As shown, an increase in plasma density during plasma processing (i.e., arrow highlights direction), due to changes in one or more plasma processing parameters (e.g., RF power applied by the plasma generator assembly 163), will tend to increase the voltage difference from the start to the end of the ion current stage, and thus undesirably increase the voltage droop. The greater the voltage difference, the wider the IEDF width. For example, as shown in FIG. 2C, the ion energy distribution (IED) 201 broadens with increasing ion current variation without compensation for the substrate's voltage rise. Therefore, by use of the higher frequency voltage waveforms techniques disclosed herein, the voltage droop in the voltage waveforms created by increasing plasma density during plasma processing can be reduced, which results in a narrower IED, and thus greater precision in the on-substrate plasma processing results.


In the reactor, plasma may be generated by an inductively coupled source on top of the substrate (or a peripheral coil). The coil may be placed on top of a ceramic lid (vacuum boundary), or by applying RF power to either the electrostatic chuck or a top electrode in the case of capacitively coupled plasma reactors. As described, the waveform generator (e.g., waveform generator 150 of the first PV source assembly 196) outputs a bipolar and short narrow positive pulse that transitions from a negative voltage to a positive voltage greater than zero, as shown in FIG. 2A. The duration of the positive voltage pulse is controlled and transitions back to the negative voltage baseline. The voltage stays negative and transitions back to a positive pulse at the end of the period labeled TON. The transition back to the positive pulse is completed during the rising edge 202 portion of the voltage waveform 200. The duration of the positive section of the pulse can be varied, and, in some embodiments, is between 1% and 20% of the waveform period (Tp), such as between 5% and 15% of the waveform period (Tp). In one example, the waveform period may be about 5 μs and the frequency of the waveform 200 may be about 200 kHz. In another example, the waveform period may be about 2.5 μs and the frequency of the waveform 200 is about 400 kHz.


During a portion of the voltage waveform, plasma bulk electrons are attracted to the substrate surface due to the rising edge 202 of the pulse step, but those electrons cannot establish a negative DC sheath potential yet as there are equal amounts of positive charge on the electrode (e.g., electrode 104). The substrate and the dielectric disposed between the electrode and the substrate supporting surface 105A form a capacitor, which has an effective capacitance Cesc, which will allow an equal amount of positive charge on the electrode to cancel the field generated by the electrons disposed on the substrate surface. At the falling edge 204 of the pulse step, the positive charge on the electrode is neutralized by the electrons from the waveform generator, and therefore, a negative DC voltage is established on the substrate surface. If the formed DC voltage is held constant, then mono-energy ion bombardment is achieved. The negative DC voltage (Vdc) can be approximated by using the magnitude of the falling edge (ΔV) and the ratio between the Cesc and the sheath capacitance Csheath in accordance with the following equation:

Vdc=ΔV*Cesc/(Cesc+Csheath)


Generation Technique for Waveform Generation

As semiconductor device features shrink, atomic precision is often required during today's substrate processing techniques, such as plasma etching and plasma deposition techniques. For etching processes where the plasma ions play a major role, precise ion energy control is often required. Traditionally radio frequency (RF) biased approaches use a sinusoidal wave to excite plasma and accelerate ions. The ion energy distribution (IED) from conventional RF technology is typically of bimodal shape. Pulsing techniques have also been explored in recent years to generate IEDs with a mono-energy peak.


In some implementations, due to system complexity and equipment cost related issues, positive ion current is not compensated for during the ion current stage of the voltage waveform, and therefore, the negative voltage on the substrate decays with time (e.g., becoming less negative). In other words, as described with respect to waveform 200, without compensation, the substrate voltage rises during the ion current stage, also referred to herein as a voltage droop. This trend gets worse with increasing plasma density (e.g., increasing ion current), which cause the IED to expand or broaden towards the lower energy regime, as shown in FIG. 2C.


In some cases, a ramp voltage is generated to compensate for this voltage rise during portions of the ion current stage (e.g., at least during phase 205), by use of a current source or a plurality of voltage sources that are coupled to the electrode (e.g., electrode 104). However, at higher voltages (e.g., greater than 5 kV), it is challenging to generate custom-tailored waveforms with a ramp to compensate for this voltage rise.


In some embodiments, a high frequency voltage waveform may be used to lessen the impact of this voltage rise (i.e., droop) created during the ion current stage. With the current state of high voltage switches that are available on the market today, generating high frequency voltage pulse trains at pulse repetition frequency greater than 400 kHz is problematic, due to physical and practical device limitations found in these conventional components. Therefore, as briefly discussed above, switching speeds for these conventional high voltage switches are limited to a maximum practical switching speed due to damage created in these components at moderate to high frequencies due to heat generated during use. In certain embodiments of the present disclosure, time-domain multiplexing of voltage pulses is used to generate a waveform to be provided to a complex load (e.g., the electrostatic chuck and plasma 101 (FIG. 1) such that the load receives pulses at a higher frequency, mitigating the effects of the voltage droop at the substrate surface. For example, positive voltage pulses at a frequency of around 400 kHz may be used to periodically establish a negative direct current (DC) bias on the substrate, thereby obtaining IEDs with a mono-energy peak. In other words, by the time the voltage at the substrate surface voltage rises to a specific threshold during the ion current stage of a first voltage waveform pulse, a second voltage waveform pulse (e.g., from a different source or switches) may be applied, in effect resetting the voltage at the substrate surface during a following pulse cycle, as described in more detail herein.



FIG. 3 illustrates a pulsed voltage-biasing scheme using a waveform 300, in accordance with certain embodiments of the present disclosure. As shown, a first pulsed voltage cycle 320 and a second pulsed voltage cycle 322 may be time-multiplexed. To the electrostatic chuck and plasma 101, it appears that the frequency of the voltage pulse has increased due to the interleaving of the first pulsed voltage cycle 320 and the second pulsed voltage cycle 322. As the substrate voltage begins drooping during the ion current stage of the first voltage cycle, which is generated from a first PV source, a second pulse is generated by a second PV source, is applied, restoring the DC voltage bias (negative) on the substrate and restoring the falling ion energy caused by the droop.


In other words, the waveform 300 may include a positive voltage pulse 302 and a negative voltage pulse 304 for the first pulsed voltage cycle 320, followed by another positive voltage pulse 306 and another negative voltage pulse 308 for the second pulsed voltage cycle 322, as shown in FIG. 3. In some embodiments, the positive voltage pulse 302 and negative voltage pulse 304 may be generated using a switch pair (e.g., S1 and S3 in FIG. 4A), and the other positive voltage pulse 306 and other negative voltage pulse 308 may be generated using another switch pair (e.g., S2 and S4 in FIG. 4A). Using the different switch pairs allows for a higher frequency waveform as compared to conventional implementations where only a single switch pair is used for generation of positive and negative pulses. In other words, each switch may be implemented using one or more transistors, such as metal oxide semiconductor field-effect transistors (MOSFETs). Due to heating, each of the MOSFETs may have a switching frequency limit (e.g., maximum practical switching speed), preventing a single switch pair from generating pulses at a high frequency (e.g., 400 kHz). If a switch is operating at a frequency that is greater than the switching frequency limit of the switch, the voltage drop across the switch may increase due to an increase in the switch resistance resultant from the heat generated in the switch due to the presence of the high switching voltage. For example, the voltage drop across the switch may increase by 10% or more, depending on the switching frequency and type of switch. Moreover, if multiple switches are coupled in series, the drop across the switches accumulate. In other words, if three switches are coupled to in series (e.g., to implement switch S1, S2, S3, or S4), and the voltage drop across each switch increases by 10%, then the total voltage drop across the switches may increase by 30%. It is also believed that voltage drops across a switch that are 10% when comparing the voltage drop across a switch at a switch's switching frequency limit versus a time when the switch is initially placed into use, at the same switch input voltage, can lead to permanent damage to the components within the switch (e.g., increased switching resistance overtime) and/or significantly shorter than normal switch lifetimes.



FIG. 4A illustrates a waveform generator 400 for generating the pulses during the first and second pulsed voltage cycles 320, 322, in accordance with certain embodiments of the present disclosure. The waveform generator 400 may be part of the PV waveform generator 150. FIG. 4B is a timing diagram 401 showing the state of switches of the waveform generator 400.


As shown, switch S1 may be closed during a phase, coupling the waveform generator output node 402 to a voltage source V1 of the voltage source circuitry 410 and generating the positive voltage pulse 302. The switch S1 is then opened, and switch S3 is closed during a second phase, grounding the output node 402. Grounding the output node 402 results in the negative voltage pulse 304. In other words, during the positive voltage pulse 302, a capacitance between the output node 402 and the substrate charges. After the positive voltage pulse 302, the output node 402 is coupled to an electric ground node. Since the voltage across the capacitance between the output node 402 and the substrate cannot change instantaneously, the substrate voltage drops to a negative voltage in response to closure of switch S3.


After switch S3 is opened, switch S2 is closed during a third phase, coupling the voltage source V2 of the voltage source circuitry 410 to output node 404, in effect implementing the positive voltage pulse 306. Switch S2 is then opened, and switch S4 is closed during a fourth phase, coupling the output node 404 to the electrical ground node to implement the negative voltage pulse 308. The first, second, third, and fourth phases are non-overlapping phases, as shown by timing diagram 401. As shown, the phases may be repeated to generate a continuous time-multiplexed pulsed waveform that is delivered at a frequency that is greater than the maximum practical switching speed of each individual switch. In one example, if the maximum practical switching speed limit of each switch limits the switching frequency of each switch to a frequency of 400 kHz, a two voltage source configuration containing the same switches could deliver a time-multiplexed pulse train that has a frequency greater than 400 kHz and less than or equal to 800 kHz. In one non-limiting example, if the waveform generator 400 is asked to generate an 800 kHz pulse train, the switch combinations S1/S3 and S2/S4 are each separately used to provide the first and the second pulsed voltage cycles 320, 322, respectively, that will each have a period (Tp) that is 1.25 μs long, but are spaced 2.5 μs apart and staggered in time to form the desired pulse train.


In some embodiments, the output nodes 402, 404 may be coupled to the same node in the chamber. For example, the output nodes 402, 404 may be coupled to electrode 104. In some embodiments, the output nodes 402, 404 may be coupled to different nodes in the chamber. For example, the output node 402 may be coupled to electrode 104 and the output node 404 may be coupled to electrode 115.


In some embodiments, a first voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 (FIG. 1) of the first PV source assembly 196. In another embodiment, a first voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 of the first PV source assembly 196, and a second voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 of the second PV source assembly 197. In yet another embodiment, a first voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 of the first PV source assembly 196, a second voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 of the second PV source assembly 197, and/or a third voltage source circuitry 410 of a waveform generator 400 forms part of the PV waveform generator 150 of a third PV source assembly 198 that is coupled to the lid 123. In either of these configurations, and where appropriate, the output nodes 402, 404 of the first voltage source circuitry 410 are coupled to electrode 104, the output nodes 402, 404 of the second voltage source circuitry 410 are coupled to electrode 115, and/or the output nodes 402, 404 of the third voltage source circuitry 410 are coupled to lid 123.


In some embodiments, the voltage source circuitry 410 may include a first voltage source V1 coupled to the switch S1 and a second voltage source V2 coupled to the switch S2. Each of the first and second voltage sources may be implemented using a capacitive element that is charged to a specific voltage by a power source. In some embodiments, the first and second voltage sources V1 or V2 of each voltage source circuitry 410 may provide different voltages or the same voltage.


While the examples provided herein have described two switch pairs to facilitate understanding, the embodiments of the present disclosure may be implemented with more than two switch pairs. For example, in addition to the first switch pair (e.g., S1 and S3) and the second switch pair (e.g., S2 and S4), a third switch pair may be implemented for generating positive and negative pulses, allowing for a higher frequency of operation. In other words, after switch S2 and switch S4 are used to generate the positive voltage pulse 306, and negative voltage pulse 308, the third switch pair may be used to generate another positive pulse and another negative pulse before the switch S1 and switch S3 are used to generate the positive voltage pulse 302, and negative voltage pulse 304 again. Thus, in some embodiments, a plurality of switch pairs are utilized in a serial and repeating cycle to form a pulse train that has a frequency that is greater than the maximum practical switching speed of each individual switch, such that the maximum frequency of the pulse train is equal to N times the maximum frequency of each switch or at least the slowest switch of the plurality of switches, where N is equal to the number of switch pairs of the plurality of switch pairs. Operating each of the switch pairs during different phases of the generated pulse train allows for the implementation of a high frequency waveform for plasma processing. Using a higher frequency waveform allows for the voltage droop (e.g., increasing voltage during the ion current stage) to be reduced, increasing plasma processing precision.



FIG. 5 illustrates the ion energy distribution (IED) associated with the waveform 300, in accordance with certain embodiments of the present disclosure. As shown, when generating the waveform at a higher frequency (e.g., 400 kHz), a narrower IED may be obtained as compared to a lower frequency waveform (e.g., waveform 200 of FIG. 2A having a frequency of 200 kHz). The narrower IED facilitates a greater feature formation precision, for example, during typical etching plasma processes.



FIG. 6 is a process flow diagram illustrating a method 600 for waveform generation. The method 600 may be performed by a waveform generation system including a waveform generator, such as the waveform generator 400, and a system controller such as the system controller 126.


The method 600 begin, at activity 602, with the waveform generation system coupling, via a first switch (e.g., switch S1), voltage source circuitry (e.g., voltage source circuitry 410) to a first output node (e.g., output node 402) of a waveform generator (e.g., waveform generator 400), the first output node being coupled to a chamber (e.g., chamber 100). At activity 604, the waveform generation system couples, via a second switch (e.g., switch S3), the first output node to an electrical ground node. At activity 606, the waveform generation system couples, via a third switch (e.g., switch S2), the voltage circuitry to a second output node (e.g. output node 404) of the waveform generator, the second output node being coupled to the chamber. At activity 608, the waveform generation system couples, via a fourth switch (e.g., switch S4), the second output node to the electrical ground node. In some embodiments, the activities 602, 604, 606, 608 may be repeated to generate a waveform for plasma processing.


In some embodiments, a first pulsed voltage waveform (e.g., including the positive voltage pulse 302 and the negative voltage pulse 304) is generated at the chamber by the coupling via the first switch and the second switch. Moreover, a second pulsed voltage waveform (e.g., including the positive voltage pulse 306 and the negative voltage pulse 308) is generated at the chamber by the coupling via the third switch and the fourth switch. The first pulsed voltage waveform may be phase shifted (e.g., by 180°) from the second pulsed voltage waveform.


In some embodiments, the coupling via the first switch, the second switch, the third switch, and the fourth switch is during non-overlapping phases. For example, the voltage source circuitry is coupled to the first output node during a first phase of the non-overlapping phases, and the first output node is coupled to the electrical ground node during a second phase of the non-overlapping phases, the second phase being after the first phase. Moreover, the voltage source circuitry is coupled to the second output node during a third phase of the non-overlapping phases, the third phase being after the second phase, and the second output node is coupled to the electrical ground node during a fourth phase of the non-overlapping phases, the fourth phase being after the third phase.


In some embodiments, the voltage source circuitry includes a first voltage source (e.g., voltage source V1) coupled to the first switch and a second voltage source (e.g., voltage source V2) coupled to the second switch. The first voltage source may include a first capacitive element, and the second voltage source may include a second capacitive element. Each of the first switch, the second switch, the third switch, and the fourth switch may include one or more transistors (e.g., MOSFETs).


In some embodiments, the waveform generation system may generate a first positive voltage pulse (e.g., positive voltage pulse 302) at a node (e.g., at a substrate) in the chamber by coupling the voltage source circuitry to the first output node, and generate a first negative voltage pulse (e.g., negative voltage pulse 304) at the node in the chamber by coupling the first output node to the electrical ground node. Moreover, the waveform generation system may generate a second positive voltage pulse (e.g., positive voltage pulse 306) at the node in the chamber by coupling the voltage source circuitry to the second output node, and generate the second negative voltage pulse (e.g., negative voltage pulse 308) at the node in the chamber by coupling the second output node to the electrical ground node.


The term “coupled” is used herein to refer to the direct or indirect coupling between two objects. For example, if object A physically touches object B and object B touches object C, then objects A and C may still be considered coupled to one another—even if objects A and C do not directly physically touch each other. For instance, a first object may be coupled to a second object even though the first object is never directly physically in contact with the second object.


While the foregoing is directed to embodiments of the present disclosure, other and further embodiments of the disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims
  • 1. A waveform generator for plasma processing, comprising: voltage source circuitry;a first switch coupled between the voltage source circuitry and a first output node of the waveform generator, the first output node being configured to be coupled to a chamber;a second switch coupled between the first output node and electrical ground node;a third switch coupled between the voltage source circuitry and a second output node of the waveform generator, the second output node being configured to be coupled to the chamber; anda fourth switch coupled between the second output node and the electrical ground node.
  • 2. The waveform generator of claim 1, wherein: the first switch and the second switch are configured to generate a first pulsed voltage waveform to be provided to the chamber; andthe third switch and the fourth switch are configured to generate a second pulsed voltage waveform to be provided to the chamber, the first pulsed voltage waveform being phase shifted from the second pulsed voltage waveform.
  • 3. The waveform generator of claim 1, wherein the first switch, the second switch, the third switch, and the fourth switch are configured to be closed during non-overlapping phases.
  • 4. The waveform generator of claim 3, wherein: the first switch is configured to be closed during a first phase of the non-overlapping phases;the second switch is configured to be closed during a second phase of the non-overlapping phases, the second phase being after the first phase;the third switch is configured to be closed during a third phase of the non-overlapping phases, the third phase being after the second phase; andthe fourth switch is configured to be closed during a fourth phase of the non-overlapping phases, the fourth phase being after the third phase.
  • 5. The waveform generator of claim 1, wherein the voltage source circuitry comprises a first voltage source coupled to the first switch and a second voltage source coupled to the second switch.
  • 6. The waveform generator of claim 5, wherein the first voltage source comprises a first capacitive element, and wherein the second voltage source comprises a second capacitive element.
  • 7. The waveform generator of claim 1, wherein each of the first switch, the second switch, the third switch, and the fourth switch comprises one or more transistors.
  • 8. The waveform generator of claim 1, wherein the first output node is coupled to the second output node.
  • 9. The waveform generator of claim 8, wherein the first output node and the second output node are coupled to an electrode disposed below a substrate supporting surface of a substrate support disposed within the chamber.
  • 10. The waveform generator of claim 9, wherein at least one of the first switch, the second switch, the third switch, or the fourth switch has a switching frequency limit, and wherein the waveform generator is configured to generate a waveform at the electrode having a frequency that is greater than the switching frequency limit.
  • 11. A method for waveform generation, comprising: coupling, via a first switch, voltage source circuitry to a first output node of a waveform generator, the first output node being coupled to a chamber;coupling, via a second switch, the first output node to an electrical ground node;coupling, via a third switch, the voltage source circuitry to a second output node of the waveform generator, the second output node being coupled to the chamber; andcoupling, via a fourth switch, the second output node to the electrical ground node.
  • 12. The method of claim 11, where: a first pulsed voltage waveform is generated at the chamber by the coupling via the first switch and the second switch; anda second pulsed voltage waveform is generated at the chamber by the coupling via the third switch and the fourth switch, the first pulsed voltage waveform being phase shifted from the second pulsed voltage waveform.
  • 13. The method of claim 11, wherein the coupling via the first switch, the second switch, the third switch, and the fourth switch are during non-overlapping phases.
  • 14. The method of claim 13, wherein: the voltage source circuitry is coupled to the first output node during a first phase of the non-overlapping phases;the first output node is coupled to the electrical ground node during a second phase of the non-overlapping phases, the second phase being after the first phase;the voltage source circuitry is coupled to the second output node during a third phase of the non-overlapping phases, the third phase being after the second phase; andthe second output node is coupled to the electrical ground node during a fourth phase of the non-overlapping phases, the fourth phase being after the third phase.
  • 15. The method of claim 11, wherein the voltage source circuitry comprises a first voltage source coupled to the first switch and a second voltage source coupled to the third switch.
  • 16. The method of claim 15, wherein the first voltage source comprises a first capacitive element, and wherein the second voltage source comprises a second capacitive element.
  • 17. The method of claim 11, wherein each of the first switch, the second switch, the third switch, and the fourth switch comprises one or more transistors.
  • 18. The method of claim 11, further comprising: generating a first positive voltage pulse at a node in the chamber by coupling the voltage source circuitry to the first output node;generating a first negative voltage pulse at the node in the chamber by coupling the first output node to the electrical ground node;generating a second positive voltage pulse at the node in the chamber by coupling the voltage source circuitry to the second output node; andgenerating a second negative voltage pulse at the node in the chamber by coupling the second output node to the electrical ground node.
  • 19. The method of claim 11, wherein the first output node and the second output node are coupled to an electrode disposed below a substrate supporting surface of a substrate support disposed within the chamber.
  • 20. The method of claim 19, wherein at least one of the first switch, the second switch, the third switch, or the fourth switch has a switching frequency limit, the method further comprising generating a waveform at the electrode having a frequency that is greater than the switching frequency limit.
  • 21. An apparatus for waveform generation, comprising: voltage source circuitry;one or more switches coupled to the voltage source circuitry; anda controller configured to control the one or more switches, wherein the one or more switches include: a first switch coupled between the voltage source circuitry and a first output node of the waveform generator, the first output node being configured to be coupled to a chamber;a second switch coupled between the first output node and electrical ground node;a third switch coupled between the voltage source circuitry and a second output node of the waveform generator, the second output node being configured to be coupled to the chamber; anda fourth switch coupled between the second output node and the electrical ground node.
  • 22. The apparatus of claim 21, wherein the controller is configured to close the first switch, the second switch, the third switch, and the fourth switch during non-overlapping phases.
  • 23. The apparatus of claim 22, wherein the controller is configured to: close the first switch during a first phase of the non-overlapping phases;close the second switch during a second phase of the non-overlapping phases, the second phase being after the first phase;close the third switch during a third phase of the non-overlapping phases, the third phase being after the second phase; andclose the fourth switch during a fourth phase of the non-overlapping phases, the fourth phase being after the third phase.
  • 24. The apparatus of claim 21, wherein the voltage source circuitry comprises a first voltage source coupled to the first switch and a second voltage source coupled to the third switch.
  • 25. The apparatus of claim 21, wherein the first output node and the second output node are coupled to an electrode disposed below a substrate supporting surface of a substrate support disposed within the chamber.
  • 26. The apparatus of claim 25, wherein at least one of the first switch, the second switch, the third switch, or the fourth switch has a switching frequency limit, and wherein the apparatus is configured to generate a waveform at the electrode having a frequency that is greater than the switching frequency limit.
US Referenced Citations (717)
Number Name Date Kind
4070589 Martinkovic Jan 1978 A
4340462 Koch Jul 1982 A
4464223 Gorin Aug 1984 A
4504895 Steigerwald Mar 1985 A
4585516 Corn et al. Apr 1986 A
4683529 Bucher, II Jul 1987 A
4931135 Horiuchi et al. Jun 1990 A
4992919 Lee et al. Feb 1991 A
5099697 Agar Mar 1992 A
5140510 Myers Aug 1992 A
5449410 Chang et al. Sep 1995 A
5451846 Peterson et al. Sep 1995 A
5464499 Moslehi et al. Nov 1995 A
5554959 Tang Sep 1996 A
5565036 Westendorp et al. Oct 1996 A
5593741 Ikeda Jan 1997 A
5595627 Inazawa et al. Jan 1997 A
5597438 Grewal et al. Jan 1997 A
5610452 Shimer et al. Mar 1997 A
5698062 Sakamoto et al. Dec 1997 A
5716534 Tsuchiya et al. Feb 1998 A
5770023 Sellers Jun 1998 A
5796598 Nowak et al. Aug 1998 A
5810982 Sellers Sep 1998 A
5830330 Lantsman Nov 1998 A
5882424 Taylor et al. Mar 1999 A
5928963 Koshiishi Jul 1999 A
5933314 Lambson et al. Aug 1999 A
5935373 Koshimizu Aug 1999 A
5948704 Benjamin et al. Sep 1999 A
5997687 Koshimizu Dec 1999 A
6043607 Roderick Mar 2000 A
6051114 Yao et al. Apr 2000 A
6055150 Clinton et al. Apr 2000 A
6074518 Imafuku et al. Jun 2000 A
6089181 Suemasa et al. Jul 2000 A
6099697 Hausmann Aug 2000 A
6110287 Arai et al. Aug 2000 A
6117279 Smolanoff et al. Sep 2000 A
6125025 Howald et al. Sep 2000 A
6133557 Kawanabe et al. Oct 2000 A
6136387 Koizumi Oct 2000 A
6187685 Hopkins et al. Feb 2001 B1
6197151 Kaji et al. Mar 2001 B1
6198616 Dahimene et al. Mar 2001 B1
6201208 Wendt et al. Mar 2001 B1
6214162 Koshimizu Apr 2001 B1
6232236 Shan et al. May 2001 B1
6252354 CoIlins et al. Jun 2001 B1
6253704 Savas Jul 2001 B1
6277506 Okamoto Aug 2001 B1
6309978 Donohoe et al. Oct 2001 B1
6313583 Arita et al. Nov 2001 B1
6355992 Via Mar 2002 B1
6358573 Raoux et al. Mar 2002 B1
6392187 Johnson May 2002 B1
6395641 Savas May 2002 B2
6423192 Wada et al. Jul 2002 B1
6433297 Kojima et al. Aug 2002 B1
6435131 Koizumi Aug 2002 B1
6451389 Amann et al. Sep 2002 B1
6456010 Yamakoshi et al. Sep 2002 B2
6483731 Isurin et al. Nov 2002 B1
6535785 Johnson et al. Mar 2003 B2
6621674 Zahringer et al. Sep 2003 B1
6664739 Kishinevsky et al. Dec 2003 B1
6733624 Koshiishi et al. May 2004 B2
6740842 Johnson et al. May 2004 B2
6741446 Ennis May 2004 B2
6777037 Sumiya et al. Aug 2004 B2
6808607 Christie Oct 2004 B2
6818103 Scholl et al. Nov 2004 B1
6818257 Amann et al. Nov 2004 B2
6830595 Reynolds, III Dec 2004 B2
6830650 Roche et al. Dec 2004 B2
6849154 Nagahata et al. Feb 2005 B2
6861373 Aoki et al. Mar 2005 B2
6863020 Mitrovic et al. Mar 2005 B2
6896775 Chistyakov May 2005 B2
6902646 Mahoney et al. Jun 2005 B2
6917204 Mitrovic et al. Jul 2005 B2
6947300 Pai et al. Sep 2005 B2
6962664 Mitrovic Nov 2005 B2
6970042 Glueck Nov 2005 B2
7016620 Maess et al. Mar 2006 B2
7046088 Ziegler May 2006 B2
7104217 Himori et al. Sep 2006 B2
7115185 Gonzalez et al. Oct 2006 B1
7126808 Koo et al. Oct 2006 B2
7147759 Chistyakov Dec 2006 B2
7151242 Schuler Dec 2006 B2
7166233 Johnson et al. Jan 2007 B2
7206189 Reynolds, III Apr 2007 B2
7218503 Howald May 2007 B2
7218872 Shimomura May 2007 B2
7226868 Mosden et al. Jun 2007 B2
7265963 Hirose Sep 2007 B2
7274266 Kirchmeier Sep 2007 B2
7305311 van Zyl Dec 2007 B2
7312974 Kuchimachi Dec 2007 B2
7408329 Wiedemuth et al. Aug 2008 B2
7415940 Koshimizu et al. Aug 2008 B2
7440301 Kirchmeier et al. Oct 2008 B2
7452443 Gluck et al. Nov 2008 B2
7479712 Richert Jan 2009 B2
7509105 Ziegler Mar 2009 B2
7512387 Glueck Mar 2009 B2
7535688 Yokouchi et al. May 2009 B2
7586099 Eyhorn et al. Sep 2009 B2
7586210 Wiedemuth et al. Sep 2009 B2
7588667 Cerio, Jr. Sep 2009 B2
7601246 Kim et al. Oct 2009 B2
7609740 Glueck Oct 2009 B2
7618686 Colpo Nov 2009 B2
7633319 Arai Dec 2009 B2
7645341 Kennedy et al. Jan 2010 B2
7651586 Moriya et al. Jan 2010 B2
7652901 Kirchmeier et al. Jan 2010 B2
7692936 Richter Apr 2010 B2
7700474 Cerio, Jr. Apr 2010 B2
7705676 Kirchmeier et al. Apr 2010 B2
7706907 Hiroki Apr 2010 B2
7718538 Kim et al. May 2010 B2
7740704 Strang Jun 2010 B2
7758764 Dhindsa et al. Jul 2010 B2
7761247 van Zyl Jul 2010 B2
7782100 Steuber et al. Aug 2010 B2
7791912 Walde Sep 2010 B2
7795817 Nitschke Sep 2010 B2
7808184 Chistyakov Oct 2010 B2
7821767 Fujii Oct 2010 B2
7825719 Roberg et al. Nov 2010 B2
7858533 Liu et al. Dec 2010 B2
7888240 Hamamjy et al. Feb 2011 B2
7898238 Wiedemuth et al. Mar 2011 B2
7929261 Wiedemuth Apr 2011 B2
RE42362 Schuler May 2011 E
7977256 Liu et al. Jul 2011 B2
7988816 Koshiishi et al. Aug 2011 B2
7995313 Nitschke Aug 2011 B2
8044595 Nitschke Oct 2011 B2
8052798 Moriya et al. Nov 2011 B2
8055203 Choueiry et al. Nov 2011 B2
8058156 Hanawa Nov 2011 B2
8083961 Chen et al. Dec 2011 B2
8110992 Nitschke Feb 2012 B2
8128831 Sato et al. Mar 2012 B2
8129653 Kirchmeier et al. Mar 2012 B2
8133347 Gluck et al. Mar 2012 B2
8133359 Nauman et al. Mar 2012 B2
8140292 Wendt Mar 2012 B2
8217299 Ilic et al. Jul 2012 B2
8221582 Patrick et al. Jul 2012 B2
8236109 Moriya et al. Aug 2012 B2
8284580 Wilson Oct 2012 B2
8313612 McMillin et al. Nov 2012 B2
8333114 Hayashi Dec 2012 B2
8361906 Lee et al. Jan 2013 B2
8382999 Agarwal et al. Feb 2013 B2
8383001 Mochiki et al. Feb 2013 B2
8384403 Zollner et al. Feb 2013 B2
8391025 Walde et al. Mar 2013 B2
8399366 Takaba Mar 2013 B1
8419959 Bettencourt et al. Apr 2013 B2
8422193 Tao et al. Apr 2013 B2
8441772 Yoshikawa et al. May 2013 B2
8456220 Thome et al. Jun 2013 B2
8460567 Chen Jun 2013 B2
8466622 Knaus Jun 2013 B2
8542076 Maier Sep 2013 B2
8551289 Nishimura et al. Oct 2013 B2
8568606 Ohse et al. Oct 2013 B2
8603293 Koshiishi et al. Dec 2013 B2
8632537 McNall, III et al. Jan 2014 B2
8641916 Yatsuda et al. Feb 2014 B2
8685267 Yatsuda et al. Apr 2014 B2
8704607 Yuzurihara et al. Apr 2014 B2
8716114 Ohmi et al. May 2014 B2
8716984 Mueller et al. May 2014 B2
8735291 Ranjan et al. May 2014 B2
8796933 Hermanns Aug 2014 B2
8809199 Nishizuka Aug 2014 B2
8821684 Ui et al. Sep 2014 B2
8828883 Rueger Sep 2014 B2
8845810 Hwang Sep 2014 B2
8852347 Lee et al. Oct 2014 B2
8884523 Winterhalter et al. Nov 2014 B2
8884525 Hoffman et al. Nov 2014 B2
8889534 Ventzek et al. Nov 2014 B1
8895942 Liu et al. Nov 2014 B2
8907259 Kasai et al. Dec 2014 B2
8916056 Koo et al. Dec 2014 B2
8926850 Singh et al. Jan 2015 B2
8963377 Ziemba et al. Feb 2015 B2
8979842 McNall, III et al. Mar 2015 B2
8993943 Pohl et al. Mar 2015 B2
9011636 Ashida Apr 2015 B2
9039871 Nauman et al. May 2015 B2
9042121 Walde et al. May 2015 B2
9053908 Sriraman et al. Jun 2015 B2
9059178 Matsumoto et al. Jun 2015 B2
9087798 Ohtake et al. Jul 2015 B2
9101038 Singh et al. Aug 2015 B2
9105447 Brouk et al. Aug 2015 B2
9105452 Jeon et al. Aug 2015 B2
9123762 Lin et al. Sep 2015 B2
9129776 Finley et al. Sep 2015 B2
9139910 Lee et al. Sep 2015 B2
9147555 Richter Sep 2015 B2
9150960 Nauman et al. Oct 2015 B2
9159575 Ranjan et al. Oct 2015 B2
9208992 Brouk et al. Dec 2015 B2
9209032 Zhao et al. Dec 2015 B2
9209034 Kitamura et al. Dec 2015 B2
9210790 Hoffman et al. Dec 2015 B2
9224579 Finley et al. Dec 2015 B2
9226380 Finley Dec 2015 B2
9228878 Haw et al. Jan 2016 B2
9254168 Palanker Feb 2016 B2
9263241 Larson et al. Feb 2016 B2
9287086 Brouk et al. Mar 2016 B2
9287092 Brouk et al. Mar 2016 B2
9287098 Finley Mar 2016 B2
9306533 Mavretic Apr 2016 B1
9309594 Hoffman et al. Apr 2016 B2
9313872 Yamazawa Apr 2016 B2
9355822 Yamada et al. May 2016 B2
9362089 Brouk et al. Jun 2016 B2
9373521 Mochiki et al. Jun 2016 B2
9384992 Narishige et al. Jul 2016 B2
9396960 Ogawa et al. Jul 2016 B2
9404176 Parkhe et al. Aug 2016 B2
9412613 Manna et al. Aug 2016 B2
9435029 Brouk Sep 2016 B2
9443700 Dorf Sep 2016 B2
9483066 Finley Nov 2016 B2
9490107 Kim et al. Nov 2016 B2
9495563 Ziemba et al. Nov 2016 B2
9496150 Mochiki et al. Nov 2016 B2
9503006 Pohl et al. Nov 2016 B2
9520269 Finley et al. Dec 2016 B2
9530667 Rastogi et al. Dec 2016 B2
9536713 Van Zyl et al. Jan 2017 B2
9544987 Mueller et al. Jan 2017 B2
9558917 Finley et al. Jan 2017 B2
9564287 Ohse et al. Feb 2017 B2
9570313 Ranjan et al. Feb 2017 B2
9576810 Deshmukh et al. Feb 2017 B2
9576816 Rastogi et al. Feb 2017 B2
9577516 Van Zyl Feb 2017 B1
9583357 Long et al. Feb 2017 B1
9601283 Ziemba et al. Mar 2017 B2
9601319 Bravo et al. Mar 2017 B1
9607843 Rastogi et al. Mar 2017 B2
9614524 Kawasaki Apr 2017 B1
9620340 Finley Apr 2017 B2
9620376 Kamp et al. Apr 2017 B2
9620987 Alexander et al. Apr 2017 B2
9637814 Bugyi et al. May 2017 B2
9644221 Kanamori et al. May 2017 B2
9651957 Finley May 2017 B1
9655221 Ziemba et al. May 2017 B2
9663858 Nagami et al. May 2017 B2
9666446 Tominaga et al. May 2017 B2
9666447 Rastogi et al. May 2017 B2
9673027 Yamamoto et al. Jun 2017 B2
9673059 Raley et al. Jun 2017 B2
9685297 Carter et al. Jun 2017 B2
9706630 Miller et al. Jul 2017 B2
9711331 Mueller et al. Jul 2017 B2
9711335 Christie Jul 2017 B2
9728429 Ricci et al. Aug 2017 B2
9729122 Mavretic Aug 2017 B2
9734992 Yamada et al. Aug 2017 B2
9741544 Van Zyl Aug 2017 B2
9754768 Yamada et al. Sep 2017 B2
9761419 Nagami Sep 2017 B2
9761459 Long et al. Sep 2017 B2
9767988 Brouk Sep 2017 B2
9786503 Raley et al. Oct 2017 B2
9799494 Chen et al. Oct 2017 B2
9805916 Konno et al. Oct 2017 B2
9805965 Sadjadi et al. Oct 2017 B2
9812305 Pelleymounter Nov 2017 B2
9831064 Konno et al. Nov 2017 B2
9837285 Tomura et al. Dec 2017 B2
9840770 Klimczak et al. Dec 2017 B2
9852889 Kellogg et al. Dec 2017 B1
9852890 Mueller et al. Dec 2017 B2
9865471 Shimoda et al. Jan 2018 B2
9865893 Esswein et al. Jan 2018 B2
9870898 Urakawa et al. Jan 2018 B2
9872373 Shimizu Jan 2018 B1
9881820 Wong et al. Jan 2018 B2
9922802 Hirano et al. Mar 2018 B2
9922806 Tomura et al. Mar 2018 B2
9929004 Ziemba et al. Mar 2018 B2
9941097 Yamazawa et al. Apr 2018 B2
9941098 Nagami Apr 2018 B2
9960763 Miller et al. May 2018 B2
9972503 Tomura et al. May 2018 B2
9997374 Takeda et al. Jun 2018 B2
10020800 Prager et al. Jul 2018 B2
10026593 Alt et al. Jul 2018 B2
10027314 Prager et al. Jul 2018 B2
10041174 Matsumoto et al. Aug 2018 B2
10042407 Grede et al. Aug 2018 B2
10063062 Voronin et al. Aug 2018 B2
10074518 Van Zyl Sep 2018 B2
10085796 Podany Oct 2018 B2
10090191 Tomura et al. Oct 2018 B2
10102321 Povolny et al. Oct 2018 B2
10109461 Yamada et al. Oct 2018 B2
10115567 Hirano et al. Oct 2018 B2
10115568 Kellogg et al. Oct 2018 B2
10176970 Nitschke Jan 2019 B2
10176971 Nagami Jan 2019 B2
10181392 Leypold et al. Jan 2019 B2
10199246 Koizumi et al. Feb 2019 B2
10217618 Larson et al. Feb 2019 B2
10217933 Nishimura et al. Feb 2019 B2
10224822 Miller et al. Mar 2019 B2
10229819 Hirano et al. Mar 2019 B2
10249498 Ventzek et al. Apr 2019 B2
10268846 Miller et al. Apr 2019 B2
10269540 Carter et al. Apr 2019 B1
10276420 Ito et al. Apr 2019 B2
10282567 Miller et al. May 2019 B2
10290506 Ranjan et al. May 2019 B2
10297431 Zelechowski et al. May 2019 B2
10304661 Ziemba et al. May 2019 B2
10304668 Coppa et al. May 2019 B2
10312048 Dorf et al. Jun 2019 B2
10320373 Prager et al. Jun 2019 B2
10332730 Christie Jun 2019 B2
10340123 Ohtake Jul 2019 B2
10348186 Schuler et al. Jul 2019 B2
10354839 Alt et al. Jul 2019 B2
10373755 Prager et al. Aug 2019 B2
10373804 Koh et al. Aug 2019 B2
10373811 Christie et al. Aug 2019 B2
10381237 Takeda et al. Aug 2019 B2
10382022 Prager et al. Aug 2019 B2
10387166 Preston et al. Aug 2019 B2
10388544 Ui et al. Aug 2019 B2
10389345 Ziemba et al. Aug 2019 B2
10410877 Takashima et al. Sep 2019 B2
10431437 Gapi{right arrow over (n)}ski et al. Oct 2019 B2
10438797 Cottle et al. Oct 2019 B2
10446453 Coppa et al. Oct 2019 B2
10447174 Porter, Jr. et al. Oct 2019 B1
10448494 Dorf et al. Oct 2019 B1
10448495 Dorf Oct 2019 B1
10453656 Carducci et al. Oct 2019 B2
10460910 Ziemba et al. Oct 2019 B2
10460911 Ziemba et al. Oct 2019 B2
10460916 Boyd, Jr. et al. Oct 2019 B2
10483089 Ziemba et al. Nov 2019 B2
10483100 Ishizaka et al. Nov 2019 B2
10510575 Kraus et al. Dec 2019 B2
10522343 Tapily et al. Dec 2019 B2
10535502 Carducci et al. Jan 2020 B2
10546728 Carducci et al. Jan 2020 B2
10553407 Nagami et al. Feb 2020 B2
10555412 Dorf et al. Feb 2020 B2
10580620 Carducci et al. Mar 2020 B2
10593519 Yamada Mar 2020 B2
10607813 Fairbairn et al. Mar 2020 B2
10607814 Ziemba et al. Mar 2020 B2
10658189 Hatazaki et al. May 2020 B2
10659019 Slobodov et al. May 2020 B2
10665434 Matsumoto et al. May 2020 B2
10666198 Prager et al. May 2020 B2
10672589 Koshimizu et al. Jun 2020 B2
10672596 Brcka Jun 2020 B2
10672616 Kubota Jun 2020 B2
10685807 Dorf et al. Jun 2020 B2
10707053 Urakawa et al. Jul 2020 B2
10707054 Kubota Jul 2020 B1
10707055 Shaw et al. Jul 2020 B2
10707086 Yang et al. Jul 2020 B2
10707090 Takayama et al. Jul 2020 B2
10707864 Miller et al. Jul 2020 B2
10714372 Chua et al. Jul 2020 B2
10720305 Van Zyl Jul 2020 B2
10734906 Miller et al. Aug 2020 B2
10748746 Kaneko et al. Aug 2020 B2
10755894 Hirano et al. Aug 2020 B2
10763150 Lindley et al. Sep 2020 B2
10773282 Coppa et al. Sep 2020 B2
10774423 Janakiraman et al. Sep 2020 B2
10777388 Ziemba et al. Sep 2020 B2
10790816 Ziemba et al. Sep 2020 B2
10791617 Dorf et al. Sep 2020 B2
10796887 Prager et al. Oct 2020 B2
10804886 Miller et al. Oct 2020 B2
10811227 Van Zyl et al. Oct 2020 B2
10811228 Van Zyl et al. Oct 2020 B2
10811229 Van Zyl et al. Oct 2020 B2
10811230 Ziemba Oct 2020 B2
10811296 Cho et al. Oct 2020 B2
10847346 Ziemba et al. Nov 2020 B2
10861677 Van Zyl Dec 2020 B2
10892140 Ziemba et al. Jan 2021 B2
10892141 Ziemba Jan 2021 B2
10896807 Fairbairn et al. Jan 2021 B2
10896809 Ziemba et al. Jan 2021 B2
10903047 Ziemba et al. Jan 2021 B2
10904996 Koh et al. Jan 2021 B2
10916408 Dorf Feb 2021 B2
10923321 Dorf Feb 2021 B2
10923367 Lubomirsky et al. Feb 2021 B2
10923379 Liu et al. Feb 2021 B2
10971342 Engelstaedter et al. Apr 2021 B2
10978274 Kubota Apr 2021 B2
10978955 Ziemba et al. Apr 2021 B2
10985740 Prager et al. Apr 2021 B2
10991553 Ziemba et al. Apr 2021 B2
10991554 Zhao et al. Apr 2021 B2
10998169 Ventzek et al. May 2021 B2
11004660 Prager et al. May 2021 B2
11075058 Ziemba Jul 2021 B2
11095280 Ziemba et al. Aug 2021 B2
11101108 Slobodov et al. Aug 2021 B2
11108384 Prager Aug 2021 B2
20010003298 Shamouilian et al. Jun 2001 A1
20010009139 Shan et al. Jul 2001 A1
20010033755 Ino et al. Oct 2001 A1
20020069971 Kaji et al. Jun 2002 A1
20020078891 Chu et al. Jun 2002 A1
20030026060 Hiramatsu et al. Feb 2003 A1
20030029859 Knoot et al. Feb 2003 A1
20030049558 Aoki et al. Mar 2003 A1
20030052085 Parsons Mar 2003 A1
20030079983 Long et al. May 2003 A1
20030091355 Jeschonek et al. May 2003 A1
20030137791 Arnet et al. Jul 2003 A1
20030151372 Tsuchiya et al. Aug 2003 A1
20030165044 Yamamoto Sep 2003 A1
20030201069 Johnson Oct 2003 A1
20040040665 Mizuno et al. Mar 2004 A1
20040040931 Koshiishi et al. Mar 2004 A1
20040066601 Larsen Apr 2004 A1
20040223284 Iwami et al. Nov 2004 A1
20050022933 Howard Feb 2005 A1
20050024809 Kuchimachi Feb 2005 A1
20050039852 Roche et al. Feb 2005 A1
20050092596 Kouznetsov May 2005 A1
20050098118 Amann et al. May 2005 A1
20050151544 Mahoney et al. Jul 2005 A1
20050152159 Isurin et al. Jul 2005 A1
20050286916 Nakazato et al. Dec 2005 A1
20060075969 Fischer Apr 2006 A1
20060130767 Herchen Jun 2006 A1
20060139843 Kim Jun 2006 A1
20060158823 Mizuno et al. Jul 2006 A1
20060171848 Roche et al. Aug 2006 A1
20060219178 Asakura Oct 2006 A1
20060278521 Stowell Dec 2006 A1
20070113787 Higashiura et al. May 2007 A1
20070114981 Vasquez et al. May 2007 A1
20070196977 Wang et al. Aug 2007 A1
20070207351 Christensen Sep 2007 A1
20070284344 Todorov et al. Dec 2007 A1
20070285869 Howald Dec 2007 A1
20070297118 Fujii Dec 2007 A1
20080012548 Gerhardt et al. Jan 2008 A1
20080037196 Yonekura et al. Feb 2008 A1
20080048498 Wiedemuth et al. Feb 2008 A1
20080106842 Ito et al. May 2008 A1
20080135401 Kadlec et al. Jun 2008 A1
20080160212 Koo Jul 2008 A1
20080210545 Kouznetsov Sep 2008 A1
20080236493 Sakao Oct 2008 A1
20080252225 Kurachi et al. Oct 2008 A1
20080272706 Kwon et al. Nov 2008 A1
20080289576 Lee et al. Nov 2008 A1
20090016549 French et al. Jan 2009 A1
20090059462 Mizuno et al. Mar 2009 A1
20090078678 Kojima Mar 2009 A1
20090133839 Yamazawa et al. May 2009 A1
20090236214 Janakiraman et al. Sep 2009 A1
20090295295 Shannon et al. Dec 2009 A1
20100018648 Collins et al. Jan 2010 A1
20100025230 Ehiasarian et al. Feb 2010 A1
20100029038 Murakawa Feb 2010 A1
20100072172 Ui et al. Mar 2010 A1
20100101935 Chistyakov et al. Apr 2010 A1
20100118464 Matsuyama May 2010 A1
20100193491 Cho et al. Aug 2010 A1
20100271744 Ni et al. Oct 2010 A1
20100276273 Heckman et al. Nov 2010 A1
20100321047 Zollner et al. Dec 2010 A1
20100326957 Maeda et al. Dec 2010 A1
20110096461 Yoshikawa et al. Apr 2011 A1
20110100807 Matsubara et al. May 2011 A1
20110143537 Lee et al. Jun 2011 A1
20110157760 Willwerth et al. Jun 2011 A1
20110177669 Lee et al. Jul 2011 A1
20110177694 Chen et al. Jul 2011 A1
20110259851 Brouk et al. Oct 2011 A1
20110281438 Lee et al. Nov 2011 A1
20110298376 Kanegae Dec 2011 A1
20120000421 Miller et al. Jan 2012 A1
20120052599 Brouk et al. Mar 2012 A1
20120081350 Sano et al. Apr 2012 A1
20120088371 Ranjan et al. Apr 2012 A1
20120097908 Willwerth et al. Apr 2012 A1
20120171390 Nauman Jul 2012 A1
20120318456 Brouk Dec 2012 A1
20120319584 Brouk et al. Dec 2012 A1
20130059448 Marakhtanov Mar 2013 A1
20130087447 Bodke et al. Apr 2013 A1
20130175575 Ziemba et al. Jul 2013 A1
20130213935 Liao et al. Aug 2013 A1
20130214828 Valcore, Jr. et al. Aug 2013 A1
20130340938 Tappan et al. Dec 2013 A1
20130344702 Nishizuka Dec 2013 A1
20140057447 Yang Feb 2014 A1
20140062495 Carter et al. Mar 2014 A1
20140077611 Young et al. Mar 2014 A1
20140109886 Singleton et al. Apr 2014 A1
20140125315 Kirchmeier et al. May 2014 A1
20140154819 Gaff et al. Jun 2014 A1
20140177123 Thach et al. Jun 2014 A1
20140238844 Chistyakov Aug 2014 A1
20140262755 Deshmukh Sep 2014 A1
20140263182 Chen et al. Sep 2014 A1
20140273487 Deshmukh et al. Sep 2014 A1
20140305905 Yamada et al. Oct 2014 A1
20140356984 Ventzek et al. Dec 2014 A1
20140361690 Yamada et al. Dec 2014 A1
20150002018 Lill et al. Jan 2015 A1
20150043123 Cox Feb 2015 A1
20150076112 Sriraman et al. Mar 2015 A1
20150084509 Yuzurihara et al. Mar 2015 A1
20150111394 Hsu Apr 2015 A1
20150116889 Yamasaki et al. Apr 2015 A1
20150130354 Leray et al. May 2015 A1
20150130525 Miller et al. May 2015 A1
20150170952 Subramani et al. Jun 2015 A1
20150181683 Singh et al. Jun 2015 A1
20150235809 Ito et al. Aug 2015 A1
20150256086 Miller et al. Sep 2015 A1
20150303914 Ziemba et al. Oct 2015 A1
20150315698 Chistyakov Nov 2015 A1
20150318846 Prager et al. Nov 2015 A1
20150325413 Kim et al. Nov 2015 A1
20150366004 Nangoy et al. Dec 2015 A1
20160004475 Beniyama et al. Jan 2016 A1
20160020072 Brouk et al. Jan 2016 A1
20160027678 Parkhe et al. Jan 2016 A1
20160056017 Kim et al. Feb 2016 A1
20160064189 Tandou et al. Mar 2016 A1
20160196958 Leray et al. Jul 2016 A1
20160241234 Mavretic Aug 2016 A1
20160254124 Bera Sep 2016 A1
20160260584 Marakhtanov Sep 2016 A1
20160284514 Hirano Sep 2016 A1
20160314946 Pelleymounter Oct 2016 A1
20160322242 Nguyen et al. Nov 2016 A1
20160327029 Ziemba et al. Nov 2016 A1
20160351375 Valcore, Jr. et al. Dec 2016 A1
20160358755 Long et al. Dec 2016 A1
20170011887 Deshmukh et al. Jan 2017 A1
20170018411 Sriraman et al. Jan 2017 A1
20170022604 Christie et al. Jan 2017 A1
20170029937 Chistyakov et al. Feb 2017 A1
20170069462 Kanarik et al. Mar 2017 A1
20170076962 Engelhardt Mar 2017 A1
20170098527 Kawasaki et al. Apr 2017 A1
20170098549 Agarwal Apr 2017 A1
20170110335 Yang et al. Apr 2017 A1
20170110358 Sadjadi et al. Apr 2017 A1
20170113355 Genetti et al. Apr 2017 A1
20170115657 Trussell et al. Apr 2017 A1
20170117172 Genetti et al. Apr 2017 A1
20170154726 Prager et al. Jun 2017 A1
20170162417 Ye et al. Jun 2017 A1
20170163254 Ziemba et al. Jun 2017 A1
20170169996 Ui et al. Jun 2017 A1
20170170449 Alexander et al. Jun 2017 A1
20170178917 Kamp et al. Jun 2017 A1
20170221682 Nishimura et al. Aug 2017 A1
20170236688 Caron et al. Aug 2017 A1
20170236741 Angelov et al. Aug 2017 A1
20170236743 Severson et al. Aug 2017 A1
20170243731 Ziemba et al. Aug 2017 A1
20170250056 Boswell et al. Aug 2017 A1
20170263478 McChesney et al. Sep 2017 A1
20170278665 Carter et al. Sep 2017 A1
20170287791 Coppa et al. Oct 2017 A1
20170311431 Park Oct 2017 A1
20170316935 Tan et al. Nov 2017 A1
20170330734 Lee et al. Nov 2017 A1
20170330786 Genetti et al. Nov 2017 A1
20170334074 Genetti et al. Nov 2017 A1
20170358431 Dorf et al. Dec 2017 A1
20170366173 Miller et al. Dec 2017 A1
20170372912 Long et al. Dec 2017 A1
20180019100 Brouk Jan 2018 A1
20180041183 Mavretic Feb 2018 A1
20180076032 Wang et al. Mar 2018 A1
20180102769 Prager et al. Apr 2018 A1
20180139834 Nagashima et al. May 2018 A1
20180166249 Dorf et al. Jun 2018 A1
20180189524 Miller et al. Jul 2018 A1
20180190501 Ueda Jul 2018 A1
20180204708 Tan et al. Jul 2018 A1
20180205369 Prager et al. Jul 2018 A1
20180218905 Park et al. Aug 2018 A1
20180226225 Koh et al. Aug 2018 A1
20180226896 Miller et al. Aug 2018 A1
20180253570 Miller et al. Sep 2018 A1
20180286636 Ziemba et al. Oct 2018 A1
20180294566 Wang et al. Oct 2018 A1
20180309423 Okunishi et al. Oct 2018 A1
20180331655 Prager et al. Nov 2018 A1
20180350649 Gomm Dec 2018 A1
20180366305 Nagami et al. Dec 2018 A1
20180374672 Hayashi et al. Dec 2018 A1
20190027344 Okunishi et al. Jan 2019 A1
20190080884 Ziemba et al. Mar 2019 A1
20190096633 Pankratz et al. Mar 2019 A1
20190115191 Mavretic Apr 2019 A1
20190157041 Zyl et al. May 2019 A1
20190157042 Van Zyl et al. May 2019 A1
20190157044 Ziemba et al. May 2019 A1
20190172683 Mavretic Jun 2019 A1
20190172685 Van Zyl et al. Jun 2019 A1
20190172688 Ueda Jun 2019 A1
20190180982 Brouk et al. Jun 2019 A1
20190198333 Tokashiki Jun 2019 A1
20190267212 Mavretic Aug 2019 A1
20190267218 Wang et al. Aug 2019 A1
20190277804 Prager et al. Sep 2019 A1
20190295769 Prager et al. Sep 2019 A1
20190295819 Okunishi et al. Sep 2019 A1
20190304753 Leray Oct 2019 A1
20190318918 Saitoh et al. Oct 2019 A1
20190333741 Nagami et al. Oct 2019 A1
20190341232 Thokachichu et al. Nov 2019 A1
20190348258 Koh et al. Nov 2019 A1
20190348263 Okunishi Nov 2019 A1
20190351074 Ahituv Nov 2019 A1
20190363388 Esswein et al. Nov 2019 A1
20190385822 Marakhtanov et al. Dec 2019 A1
20190385907 Gottheim Dec 2019 A1
20190393791 Ziemba et al. Dec 2019 A1
20200016109 Feng et al. Jan 2020 A1
20200020510 Shoeb et al. Jan 2020 A1
20200024330 Chan-Hui et al. Jan 2020 A1
20200035457 Ziemba et al. Jan 2020 A1
20200035458 Ziemba Jan 2020 A1
20200035459 Ziemba Jan 2020 A1
20200036367 Slobodov et al. Jan 2020 A1
20200037468 Ziemba et al. Jan 2020 A1
20200051785 Miller Feb 2020 A1
20200051786 Ziemba et al. Feb 2020 A1
20200058475 Engelstaedter et al. Feb 2020 A1
20200066497 Engelstaedter et al. Feb 2020 A1
20200066498 Engelstaedter et al. Feb 2020 A1
20200075290 Kawasaki Mar 2020 A1
20200075293 Ventzek et al. Mar 2020 A1
20200090905 Brouk et al. Mar 2020 A1
20200106137 Murphy et al. Apr 2020 A1
20200126760 Ziemba Apr 2020 A1
20200126837 Kuno et al. Apr 2020 A1
20200144030 Prager May 2020 A1
20200161091 Ziemba et al. May 2020 A1
20200161098 Cui et al. May 2020 A1
20200161155 Rogers et al. May 2020 A1
20200162061 Prager et al. May 2020 A1
20200168436 Ziemba et al. May 2020 A1
20200168437 Ziemba et al. May 2020 A1
20200176221 Prager Jun 2020 A1
20200227230 Ziemba et al. Jul 2020 A1
20200234921 Dorf Jul 2020 A1
20200234922 Dorf Jul 2020 A1
20200234923 Dorf Jul 2020 A1
20200243303 Mishra et al. Jul 2020 A1
20200251371 Kuno et al. Aug 2020 A1
20200266022 Dorf et al. Aug 2020 A1
20200266035 Nagaiwa Aug 2020 A1
20200294770 Kubota Sep 2020 A1
20200328739 Miller et al. Oct 2020 A1
20200352017 Dorf et al. Nov 2020 A1
20200357607 Ziemba Nov 2020 A1
20200373114 Prager et al. Nov 2020 A1
20200381214 Leray Dec 2020 A1
20200389126 Prager et al. Dec 2020 A1
20200407840 Hayashi et al. Dec 2020 A1
20200411286 Koshimizu et al. Dec 2020 A1
20210005428 Shaw et al. Jan 2021 A1
20210013006 Nguyen et al. Jan 2021 A1
20210013011 Prager et al. Jan 2021 A1
20210013874 Miller et al. Jan 2021 A1
20210020410 Nichols Jan 2021 A1
20210027990 Ziemba et al. Jan 2021 A1
20210029815 Bowman et al. Jan 2021 A1
20210043472 Koshimizu et al. Feb 2021 A1
20210051792 Dokan et al. Feb 2021 A1
20210059037 Ye Feb 2021 A1
20210066042 Ziemba et al. Mar 2021 A1
20210082669 Koshiishi et al. Mar 2021 A1
20210091759 Prager et al. Mar 2021 A1
20210125812 Ziemba Apr 2021 A1
20210130955 Nagaike et al. May 2021 A1
20210140044 Nagaike et al. May 2021 A1
20210151295 Ziemba et al. May 2021 A1
20210152163 Miller et al. May 2021 A1
20210210313 Ziemba et al. Jul 2021 A1
20210210315 Ziemba et al. Jul 2021 A1
20210249227 Bowman et al. Aug 2021 A1
20210288582 Ziemba Sep 2021 A1
20210327682 Ziemba Oct 2021 A1
20210399721 Prager Dec 2021 A1
Foreign Referenced Citations (40)
Number Date Country
101707186 Feb 2012 CN
106206234 Dec 2016 CN
104752134 Feb 2017 CN
H08236602 Sep 1996 JP
2748213 May 1998 JP
H11025894 Jan 1999 JP
2002-313899 Oct 2002 JP
2002299322 Oct 2002 JP
4418424 Feb 2010 JP
2011035266 Feb 2011 JP
5018244 Sep 2012 JP
6741461 Aug 2020 JP
20160042429 Apr 2016 KR
2000017920 Mar 2000 WO
2002059954 Aug 2002 WO
2008050619 May 2008 WO
2014124857 May 2015 WO
2015134398 Sep 2015 WO
2015198854 Dec 2015 WO
2016002547 Jan 2016 WO
2015073921 May 2016 WO
2016131061 Aug 2016 WO
2017172536 Oct 2017 WO
2018048925 Mar 2018 WO
2018170010 Sep 2018 WO
2019036587 Feb 2019 WO
2019040949 Feb 2019 WO
2019099870 May 2019 WO
2019185423 Oct 2019 WO
2019225184 Nov 2019 WO
2019239872 Dec 2019 WO
2019245729 Dec 2019 WO
2020004048 Jan 2020 WO
2020017328 Jan 2020 WO
2020051064 Mar 2020 WO
2020121819 Jun 2020 WO
2021003319 Jan 2021 WO
2021062223 Apr 2021 WO
2021097459 May 2021 WO
2021134000 Jul 2021 WO
Non-Patent Literature Citations (24)
Entry
Wang, S.B., et al.—“Control of ion energy distribution at substrates during plasma processing,” Journal of Applied Physics, vol. 88, No. 2, Jul. 15, 2000, pp. 643-646.
Eagle Harbor Technologies presentation by Dr Kenneth E. Miller—“The EHT Integrated Power Module (IPM): An IGBT-Based, High Current, Ultra-Fast, Modular, Programmable Power Supply Unit,” Jun. 2013, 21 pages.
Eagle Harbor Technologies presentation by Dr. Kenneth E. Miller—“The EHT Long Pulse Integrator Program,” ITPA Diagnostic Meeting, General Atomics, Jun. 4-7, 2013, 18 pages.
Eagle Harbor Technologies webpage—“EHT Integrator Demonstration at DIII-D,” 2015, 1 page.
Eagle Harbor Technologies webpage—“High Gain and Frequency Ultra-Stable Integrators for ICC and Long Pulse ITER Applications,” 2012, 1 page.
Eagle Harbor Technologies webpage—High Gain and Frequency Ultra-Stable Integrators for Long Pulse and/or High Current Applications, 2018, 1 page.
Eagle Harbor Technologies webpage—“In Situ Testing of EHT Integrators on a Tokamak,” 2015, 1 page.
Eagle Harbor Technologies webpage—“Long-Pulse Integrator Testing with DIII-D Magnetic Diagnostics,” 2016, 1 page.
Kamada, Keiichi, et al., Editors—“New Developments of Plasma Science with Pulsed Power Technology,” Research Report, NIFS-PROC-82, presented at National Institute for Fusion Science, Toki, Gifu, Japan, Mar. 5-6, 2009, 109 pages.
Lin, Jianliang, et al.,—“Diamond like carbon films deposited by HiPIMS using oscillatory voltage pulses,” Surface & Coatings Technology 258, 2014, published by Elsevier B.V., pp. 1212-1222.
Prager, J.R. et al, A High Voltage Nanosecond Pulser With Variable Pulse Width and Pulse Repetition Frequency Control for Nonequilibrium Plasma Applications, IEEE 2014, 6 pages.
Semiconductor Components Industries, LLC (SCILLC)—“Switch-Mode Power Supply” Reference Manual, SMPSRM/D, Rev. 4, Apr. 2014, On Semiconductor, 73 pages.
Sunstone Circuits—“Eagle Harbor Tech Case Study,” date unknown, 4 pages.
Electrical 4 U webpage—“Clamping Circuit,” Aug. 29, 2018, 1 page.
Kyung Chae Yang et al., A study on the etching characteristics of magnetic tunneling junction materials using DC pulse-biased inductively coupled plasmas, Japanese Journal of Applied Physics, vol. 54, 01AE01, Oct. 29, 2014, 6 pages.
Richard Barnett et al. A New Plasma Source for Next Generation MEMS Deep Si Etching: Minimal Tilt, Improved Profile Uniformity and Higher Etch Rates, SPP Process Technology Systems. 2010.
Yiting Zhang et al. “Investigation of feature orientation and consequences of ion tilting during plasma etching with a three-dimensional feature profile simulator”, Nov. 22, 2016.
S.B. Wang et al. “Ion Bombardment Energy and SiO 2/Si Fluorocarbon Plasma Etch Selectivity”, Journal of Vacuum Science & Technology A 19, 2425 (2001).
Zhen-hua Bi et al., A brief review of dual-frequency capacitively coupled discharges, Current Applied Physics, vol. 11, Issue 5, Supplement, 2011, pp. S2-S8.
Chang, Bingdong,“Oblique angled plasma etching for 3D silicon structures with wiggling geometries” 31(8), [085301]. https://doi.org/10.1088/1361-6528/ab53fb. DTU Library. 2019.
Michael A. Lieberman, “A short course of the principles of plasma discharges and materials processing”, Department of Electrical Engineering and Computer Sciences University of California, Berkeley, CA 94720.
Dr. Steve Sirard, “Introduction to Plasma Etching”, Lam Research Corporation. 64 pages.
Zhuoxing Luo, B.S., M.S, “RF Plasma Etching With a DC Bias” a Dissertation in Physics. Dec. 1994.
Michael A. Lieberman, “Principles of Plasma Discharges and Material Processing”, A Wiley Interscience Publication. 1994.