Claims
- 1. A semiconductor integrated circuit for receiving an external power source voltage from outside of a semiconductor chip, comprising:
- an external power source terminal (VccPAD) for supplying said external power source voltage as an internal power source voltage into said semiconductor chip;
- a voltage dropping means (A) within said semiconductor chip for dropping said external power source voltage, wherein said voltage dropping means comprises a plurality of voltage dropping means (A1 through An) for connecting said external power source terminal (VccPAD) within said semiconductor chip and for changing said external power source voltage to a desired internal power source voltage; and
- a plurality of semiconductor circuit blocks (C11 through C1n) within said semiconductor chip respectively coupled to said voltage dropping means (A1 through An),
- wherein the voltage dropping means (A1 through An) for each of said semiconductor circuit blocks (C11 through C1n) includes at least 1 MOS transistor (A11 through A1n), and
- wherein drains of said respective MOS transistors (A11 through A1n) are connected in common through a first common line for connection to said external power source terminal (VccPAD), and gates of respective MOS transistors (A11 through A1n) are also connected to said first common line.
- 2. The semiconductor integrated circuit as set forth in claim 1, wherein gates of respective MOS transistors (A11 through A1n) are connected in common through a second common line (L2) for connection to said first common line (L1).
- 3. The semiconductor integrated circuit as set forth in claim 2, further comprising voltage drop controlling circuits (G1 through Gn) for independently switching on/off a power source supply to the respective semiconductor circuit blocks (C11 through C1n) by using individual selection signals (S1 through Sn) between the gates of said respective MOS transistors (A11 through A1n) and the second common line.
- 4. The semiconductor integrated circuit as set forth in claim 3, wherein the voltage dropping means (A1 through An) for each of said respective semiconductor circuit blocks (C11 through C1n) include at least one MOS transistor (A11 through A1n).
- 5. The semiconductor integrated circuit as set forth in claim 4, wherein the external power source voltage is dropped by the threshold level of MOS transistors by said respective voltage drop controlling circuits (G1 through Gn) and the voltage dropping means (A1 through An).
- 6. The semiconductor integrated circuit as set forth in claim 4, wherein the external power source voltage is dropped by twice the threshold level of the MOS transistors by said respective voltage drop controlling circuits (G1 through Gn) and the voltage dropping means (A1 through An).
- 7. The semiconductor integrated circuit as set forth in claim 4, wherein the external power source voltage is dropped by an optional voltage by said respective voltage drop controlling circuits (G1 through Gn) and the voltage dropping means (A1 through An).
- 8. The semiconductor integrated circuit as set forth in claim 4, wherein all of the voltage drop values of an external power source for respective semiconductor circuit blocks (C11 through C1n) are not identical to each other, due to the presence of said respective voltage drop controlling circuits (G1 through Gn) and the voltage dropping means (A1 through An).
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-289118 |
Nov 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/957,055 filed Oct. 6, 1992, now abandoned, which in turn is a continuation of application Ser. No. 07/721,433 filed Jul. 5, 1991, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
54-23340 |
Feb 1979 |
JPX |
55-156354 |
Dec 1980 |
JPX |
59-110209 |
Jun 1984 |
JPX |
59-112640 |
Jun 1984 |
JPX |
Non-Patent Literature Citations (4)
Entry |
IBM Tech. Disc. Bul. "Switchable High-Voltage Supply" Greerson et al. vol. 11, No. 11 Apr. 1969. |
T. Furuyama et al, "A New On-chip Voltage Converter for Submicrometer High-Density DRAM's", IEEE Journal of Solid-State Circuits, vol. 22, No. 3, Jun. 1987, pp. 437-441. |
Patent Abstracts of Japan, vol. 012, No. 043 (P-664) Feb. 9, 1988, abstract. |
Supplementary European Search Report. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
957055 |
Oct 1992 |
|
Parent |
721433 |
Jul 1991 |
|