This application claims priority to Chinese Patent Application No. 202010394861.8 filed May 12, 2020, the disclosure of which is incorporated herein by reference in its entirety.
The present disclosure relates to the field of circuits and, in particular, to a voltage regulator and a silicon-based display panel.
A voltage regulator is a power supply circuit or a power supply device capable of automatically regulating an output voltage. The function of the voltage regulator is to stabilize a power voltage that fluctuates relatively greatly and does not meet the requirements of a circuit device within a set value range of the voltage regulator so that various circuits or devices can operate normally at a rated operating voltage.
Currently, the voltage regulator applied to various electronic products such as a mobile phone and a television may be a low-dropout voltage regulator, for example. The voltage outputted from the low-dropout voltage regulator is related to a power supply at an input of the low-dropout voltage regulator. Only when the power supply at the input of the voltage regulator reaches a corresponding voltage value, the voltage regulator can output a stable power voltage from the output. However, if the input of the voltage regulator does not reach the corresponding voltage value, the voltage regulator outputs a voltage of 0 V. In this manner, when another voltage stabilizing power supply in a load circuit electrically connected to the output of the voltage regulator needs to cooperate with the voltage outputted from the voltage regulator to implement the corresponding function, a misoperation occurs since the voltage regulator outputs a voltage of 0 V at the initial time of power-up, which affects the normal operation of a load and even damages the load.
Embodiments of the present disclosure provide a voltage regulator and a silicon-based display panel, so as to enable the voltage regulator to output a stable voltage signal, avoid a misoperation of a load circuit electrically connected to the voltage regulator, and improve the operation stability and reliability of the voltage regulator.
In a first aspect, the embodiments of the present disclosure provide a voltage regulator. The voltage regulator includes an error amplification circuit, a voltage detection circuit, a loop current prevention circuit, a voltage regulation circuit, and a stable voltage output terminal.
The voltage detection circuit is electrically connected to a first power supply, a second power supply, the loop current prevention circuit, and the voltage regulation circuit, separately. The voltage detection circuit is configured to output a first control signal and a second control signal to the loop current prevention circuit and the voltage regulation circuit when a voltage of the first power supply is lower than a voltage of the second power supply and output a third control signal and a fourth control signal to the loop current prevention circuit and the voltage regulation circuit when the voltage of the first power supply is higher than the voltage of the second power supply.
The voltage regulation circuit is further electrically connected between the second power supply and the stable voltage output terminal. The voltage regulation circuit is configured to output the voltage of the second power supply to the stable voltage output terminal when receiving the first control signal and the second control signal and stop outputting the voltage of the second power supply to the stable voltage output terminal when receiving the third control signal and the fourth control signal.
The loop current prevention circuit is further electrically connected to the first power supply, the error amplification circuit, and the stable voltage output terminal, separately. The loop current prevention circuit is configured to prevent a loop from being formed between the first power supply and the stable voltage output terminal when receiving the first control signal and the second control signal and control the error amplification circuit to output an error amplification signal to the stable voltage output terminal when receiving the third control signal and the fourth control signal, where a voltage of the error amplification signal is higher than the voltage of the second power supply.
In a second aspect, the embodiments of the present disclosure further provide a silicon-based display panel. The silicon-based display panel includes a silicon-based substrate, a display unit, and a voltage regulator described above.
The voltage regulator and the display unit are formed on the silicon-based substrate and the voltage regulator is configured to provide a stable voltage signal for the display unit.
The embodiments of the present disclosure provide the voltage regulator and the silicon-based display panel. The voltage detection circuit detects the voltage of the first power supply and the voltage of the second power supply; when detecting that the voltage of the first power supply is lower than the voltage of the second power supply, the voltage detection circuit outputs the first control signal and the second control signal to the loop current prevention circuit and the voltage regulation circuit so that the voltage regulation circuit outputs the voltage of the second power supply to the stable voltage output terminal and the loop current prevention circuit prevents the loop from being formed between the first power supply and the stable voltage output terminal; when detecting that the voltage of the first power supply is higher than the voltage of the second power supply, the voltage detection circuit outputs the third control signal and the fourth control signal to the loop current prevention circuit and the voltage regulation circuit so that the voltage regulation circuit stops outputting the voltage of the second power supply to the stable voltage output terminal and the loop current prevention circuit controls the error amplification circuit to output the error amplification signal to the stable voltage output terminal, where the voltage of the error amplification signal is higher than the voltage of the second power supply. In this manner, the voltage of the first power supply and the voltage of the second power supply are detected in real time so that the stable voltage output terminal is controlled to output a larger voltage signal to meet the requirement of a corresponding load circuit, which can prevent the misoperation of the load circuit and device damages due to a small voltage signal outputted from the stable voltage output terminal of the voltage regulator. The voltage regulator provided by the embodiments of the present disclosure can output a voltage signal that meets the requirement of the load circuit and has relatively high operation stability and reliability.
The present disclosure is further described below in detail in conjunction with drawings and embodiments. It is to be understood that the embodiments described herein are merely intended to explain the present disclosure and not to limit the present disclosure. Additionally, it is to be noted that for ease of description, merely part, not all, of the structures related to the present disclosure are illustrated in the drawings.
As shown in
As shown in
To solve the preceding technical problem, the embodiments of the present disclosure provide a voltage regulator capable of outputting a stable voltage signal. The voltage regulator includes an error amplification circuit, a voltage detection circuit, a loop current prevention circuit, a voltage regulation circuit, and a stable voltage output terminal. The voltage detection circuit is electrically connected to a first power supply, a second power supply, the loop current prevention circuit, and the voltage regulation circuit, separately. The voltage detection circuit is configured to output a first control signal and a second control signal to the loop current prevention circuit and the voltage regulation circuit when a voltage of the first power supply is lower than a voltage of the second power supply and output a third control signal and a fourth control signal to the loop current prevention circuit and the voltage regulation circuit when the voltage of the first power supply is higher than the voltage of the second power supply. The voltage regulation circuit is further electrically connected between the second power supply and the stable voltage output terminal. The voltage regulation circuit is configured to output the voltage of the second power supply to the stable voltage output terminal when receiving the first control signal and the second control signal and stop outputting the voltage of the second power supply to the stable voltage output terminal when receiving the third control signal and the fourth control signal. The loop current prevention circuit is further electrically connected to the first power supply, the error amplification circuit, and the stable voltage output terminal, separately. The loop current prevention circuit is configured to prevent a loop from being formed between the first power supply and the stable voltage output terminal when receiving the first control signal and the second control signal and control the error amplification circuit to output an error amplification signal to the stable voltage output terminal when receiving the third control signal and the fourth control signal, where a voltage of the error amplification signal is higher than the voltage of the second power supply.
With the preceding technical solution, the voltage detection circuit detects the voltage of the first power supply and the voltage of the second power supply; when detecting that the voltage of the first power supply is lower than the voltage of the second power supply, the voltage detection circuit outputs the first control signal and the second control signal to the loop current prevention circuit and the voltage regulation circuit so that the voltage regulation circuit outputs the voltage of the second power supply to the stable voltage output terminal and the loop current prevention circuit prevents the loop from being formed between the first power supply and the stable voltage output terminal; when detecting that the voltage of the first power supply is higher than the voltage of the second power supply, the voltage detection circuit outputs the third control signal and the fourth control signal to the loop current prevention circuit and the voltage regulation circuit so that the voltage regulation circuit stops outputting the voltage of the second power supply to the stable voltage output terminal and the loop current prevention circuit controls the error amplification circuit to output the error amplification signal to the stable voltage output terminal, where the voltage of the error amplification signal is higher than the voltage of the second power supply. In this manner, the voltage of the first power supply and the voltage of the second power supply are detected in real time so that the stable voltage output terminal is controlled to output a larger voltage signal to meet the requirement of a corresponding load circuit, which can prevent the misoperation of the load circuit and the device damages due to a small voltage signal outputted from the stable voltage output terminal of the voltage regulator. The voltage regulator provided by the embodiments of the present disclosure can output a voltage signal that meets the requirement of the load circuit and has relatively high operation stability and reliability.
The above is the core idea of the present disclosure. Hereinafter, the technical solutions in the embodiments of the present disclosure will be described clearly and completely in conjunction with drawings in the embodiments of the present disclosure. Based on the embodiments of the present disclosure, all other embodiments obtained by those of ordinary skill in the art without creative work are within the scope of the present disclosure.
Exemplarily,
In a time period t2, the voltage V1 of the first power supply VP1 is higher than the voltage V2 of the second power supply VP2. When the voltage detection circuit 10 of the voltage regulator 100 detects that the voltage V1 of the first power supply VP1 is higher than the voltage of the second power supply VP2, the voltage detection circuit 10 outputs the third control signal con3 and the fourth control signal con4 to the voltage regulation circuit 20 and the loop current prevention circuit 30. Under the control of the third control signal con3 and the fourth control signal con4, the voltage regulation circuit 20 can prevent the lower voltage V2 of the second power supply VP2 from being outputted to the stable voltage output terminal OUT. Meanwhile, under the control of the third control signal con3 and the fourth control signal con4, the loop current prevention circuit 30 can enable a loop to be formed between the error amplification circuit 40 and the stable voltage output terminal OUT so that the error amplification circuit 40 outputs the error amplification signal VG to the stable voltage output terminal OUT and the error amplification signal VG is outputted from the stable voltage output terminal OUT to the load circuit 200. Since the voltage Vg of the error amplification signal VG is higher than the voltage V2 of the second power supply VP2, when the clock pulse signal CK1 received by the gate of the P-type transistor M1 and the gate of the N-type transistor M2 in the inverter structure 210 of the load circuit 200 is the low-level signal in the time period t2, the P-type transistor M1 is turned on and the voltage Vg of the error amplification signal VG outputted from the stable voltage output terminal OUT of the voltage regulator 100 is outputted to the gate of the transistor T21 through the P-type transistor that is turned on. In this case, a difference between the voltage Vg of the error amplification signal VG received by the gate of the transistor T21 and the voltage V2 of the second power supply VP2 received by the first electrode of the transistor T21 is greater than 0 and greater than the threshold voltage of the P-type transistor T21 so that the transistor T21 cannot be turned on and the second power supply VP2 cannot pass through the transistor T21. Correspondingly, when the clock pulse signal CK1 is the low-level signal, the P-type transistor T22 is turned on so that the third power supply VP3 is outputted to the output OUT′ of the load circuit 200 through the transistor T22 that is turned on.
It is to be understood that in the time periods t1 and t2, when a clock pulse signal CK1 is at a high level, the transistor T22 is not turned on and the N-type transistor M2 in the inverter structure 210 is turned on so that a ground signal GND is outputted to the gate of the transistor T21 through the N-type transistor M2 that is turned on. In this case, a difference between the ground signal at the gate of the transistor T21 and the second power supply VP2 at the first electrode of the transistor T21 is smaller than the threshold voltage of the transistor T21 so that the transistor T21 is turned on and the second power supply VP2 can be controlled to be outputted to the output OUT′ of the load circuit 200 through the transistor T21 that is turned on.
Therefore, when the voltage V1 of the first power supply VP1 is lower than the voltage V2 of the second power supply VP2 or when the voltage V1 of the first power supply VP1 is higher than the voltage V2 of the second power supply VP2, neither of the voltages outputted from the stable voltage output terminal OUT of the voltage regulator 100 will enable the transistor T21 and the transistor T22 of the load circuit 200 to be turned on at the same time, so as to avoid the misoperation of the load circuit 200 due to the small voltage outputted from the stable voltage output terminal OUT of the voltage regulator 100. Thus, the voltage regulator 100 has relatively high operation stability and reliability, thereby ensuring the operation stability of the load circuit 200 electrically connected to the voltage regulator 100.
It is to be noted that the load circuit shown in
Optionally,
Specifically, the comparator unit 11 may include, for example, a comparator and a peripheral circuit electrically connected to the comparator. The first power supply VP1 may be electrically connected to a non-inverting input terminal of the comparator in the comparator unit 11 and the second power supply VP2 may be electrically connected to an inverting input terminal of the comparator in the comparator unit 11. When the voltage of the first power supply VP1 electrically connected to the non-inverting input terminal of the comparator is lower than the voltage of the second power supply VP2 electrically connected to the inverting input terminal of the comparator, the comparator outputs a low-level signal, that is, the first control signal con1 that is the low-level signal. In this case, the low-level first control signal con1 outputted from the comparator is inputted to the inverter 12 so that the inverter 12 outputs the second power supply VP2 at the high-level signal terminal thereof, that is, outputs the high-level second control signal con2. When the voltage of the first power supply VP1 electrically connected to the non-inverting input terminal of the comparator is higher than the voltage of the second power supply VP2 electrically connected to the inverting input terminal of the comparator, the comparator outputs the high-level voltage signal of the first power supply VP1, that is, the high-level third control signal con3. In this case, the high-level third control signal con3 outputted from the comparator is inputted to the inverter 12 so that the inverter 12 outputs the ground signal GND at the low-level signal terminal thereof, that is, the low-level fourth control signal con4. The first control signal con1 or the third control signal con3 is outputted from a first output terminal CTRL of the voltage detection circuit 10, and the second control signal con2 or the fourth control signal con4 is outputted from a second output terminal XCTRL of the voltage detection circuit 10.
Optionally,
Specifically, when the voltage of the first power supply VP1 is lower than the voltage of the second power supply VP2, the voltage detection circuit 10 outputs the first control signal con1 and the second control signal con2, inputs the first control signal con1 to the first voltage regulation unit 31, the second voltage regulation unit 32, the first switch unit 33, and the second switch unit 34 in the loop current prevention circuit 30, and inputs the second control signal con2 to the first voltage regulation unit 31 and the second voltage regulation unit 32 in the loop current prevention circuit 30, so that the first voltage regulation unit 31 prevents the voltage at the first node N1 and the voltage signal of the first power supply VP1 from being transmitted to the second node N2 under the control of the first control signal con1 and the second control signal con2, and the second voltage regulation unit 32 can prevent the voltage signal of the first power supply VP1 from being transmitted to the stable voltage output terminal OUT under the control of the first control signal con1, the second control signal con2, and a voltage at the second node N2, so as to prevent a first power signal VP1 with a lower voltage from being outputted from the stable voltage output terminal OUT to the corresponding load circuit and ensure the normal operation of the load circuit. Meanwhile, the first switch unit 33 is turned off when receiving the first control signal con1 and the second switch unit 34 is turned on when receiving the first control signal con1 so that the voltage at the first node N1 cannot be transmitted to the stable voltage output terminal OUT and the signal of the first power supply VP1 cannot be reversed to the first node N1.
When the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the voltage detection circuit 10 outputs the third control signal con3 and the fourth control signal con4, inputs the third control signal con3 to the first voltage regulation unit 31, the second voltage regulation unit 32, the first switch unit 33, and the second switch unit 34 in the loop current prevention circuit 30, and inputs the fourth control signal con4 to the first voltage regulation unit 31 and the second voltage regulation unit 32 in the loop current prevention circuit 30, so that the first voltage regulation unit 31 enables the voltage at the first node N1 to be transmitted to the second node N2 under the control of the third control signal con3 and the fourth control signal con4 and the second voltage regulation unit 32 can adjust the signal of the stable voltage output terminal OUT to the error amplification signal VG under the control of the third control signal con3, the fourth control signal con4, and the voltage at the second node N2, where the voltage of the error amplification signal VG is higher than the voltage of the second power supply VP2, so as to prevent a reverse current from the second power supply VP2 to the output terminal of the error amplification signal VG and ensure the normal operation of the load circuit electrically connected to the stable voltage output terminal OUT. Meanwhile, the first switch unit 33 is turned on when receiving the third control signal con3 and the second switch unit 34 is turned off when receiving the third control signal con3, that is, the voltage at the first node N1 can be transmitted to the second node N2 through the first switch unit 33, but the voltage at the second node N2 cannot be transmitted to the stable voltage output terminal OUT through the second switch unit 34.
Optionally,
It is to be noted that
Exemplarily, as shown in
When the voltage of the first power supply VP1 is lower than the voltage of the second power supply VP2, the first output terminal CTRL of the voltage detection circuit 10 outputs the low-level first control signal con1 and the second output terminal XCTRL of the voltage detection circuit 10 outputs the high-level second control signal con2. In this case, the third MOS transistor T3 is turned on and a voltage at the third node N3 is the same as the voltage at the second node N2 so that a substrate voltage Vb1 of the first MOS transistor T1 and a substrate voltage Vb2 of the second MOS transistor T2 are equal to the voltage at the second node N2. Since the second switch unit 34 is turned on, the voltage at the second node N2 is the same as a voltage of the stable voltage output terminal OUT, that is, the voltage at the third node N3 is equal to the voltage of the second power supply VP2. The second control signal con2 received by the gate of the first MOS transistor T1 and the gate of the second MOS transistor T2 is equal to the voltage signal of the second power supply VP2 so that the first MOS transistor T1 and the second MOS transistor T2 are turned off and the voltage at the first node N1 and the voltage of the first power supply VP1 cannot be transmitted to the second node N2.
When the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the first output terminal CTRL of the voltage detection circuit 10 outputs the high-level third control signal con3 and the second output terminal XCTRL of the voltage detection circuit 10 outputs the low-level fourth control signal con4. In this case, the second MOS transistor T2 is turned on and the first power supply VP1 is transmitted to the third node N3 through the second MOS transistor T2 that is turned on so that the voltage at the third node N3 is equal to the voltage of the first power supply VP1. That is, the substrate voltage Vb1 of the first MOS transistor T1 is equal to the voltage of the first power supply VP1 so that the first MOS transistor T1 can be turned on under the control of the fourth control signal con4 and the voltage at the first node N1 is equal to the voltage at the second node N2. Correspondingly, the first switch unit 33 is turned on and the second switch unit 34 is turned off so that a loop can be formed from the first node N1 to the second node N2, but the voltage at the first node N1 or the voltage at the second node N2 cannot be directly transmitted to the stable voltage output terminal OUT. In this manner, the stable voltage output terminal OUT outputs the error amplification signal with the higher voltage.
Optionally, the first switch unit 33 may include a seventh MOS transistor T7 and the second switch unit 34 may include an eighth MOS transistor T8. A gate of the seventh MOS transistor T7 is electrically connected to the voltage detection circuit 10 and receives the first control signal con1 or the third control signal con3, a first electrode of the seventh MOS transistor T7 is electrically connected to the first node N1, and a second electrode of the seventh MOS transistor T7 is electrically connected to the second node N2. A gate of the eighth MOS transistor T8 is electrically connected to the voltage detection circuit 10 and receives the first control signal con1 or the third control signal con3, a first electrode of the eighth MOS transistor T8 is electrically connected to the second node N2, and a second electrode of the eighth MOS transistor T8 is electrically connected to the stable voltage output terminal OUT. The seventh MOS transistor T7 and the eighth MOS transistor T8 have different channel types. For example, the seventh MOS transistor may be an N-channel field-effect transistor and the eighth MOS transistor T8 may be the P-channel field-effect transistor.
Additionally, the seventh MOS transistor and the eighth MOS transistor may have the same channel type. In this case, if the gate of the seventh MOS transistor receives the second control signal con2 or the fourth control signal con4, the gate of the eighth MOS transistor receives the first control signal con1 or the third control signal con3. Alternatively, if the gate of the seventh MOS transistor receives the first control signal con1 or the third control signal con3, the gate of the eighth MOS transistor receives the second control signal con2 or the fourth control signal con4. This is not limited in the embodiments of the present disclosure.
Optionally, with continued reference to
Exemplarily, as shown in
When the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the first output terminal CTRL of the voltage detection circuit 10 outputs the high-level third control signal con3 which is the voltage signal of the first power supply VP1, and the second output terminal XCTRL of the voltage detection circuit 10 outputs the low-level fourth control signal con4. In this case, the fifth MOS transistor T5 is turned on and the voltage at the fourth node N4 is equal to the voltage of the first power supply VP1, and the voltage at the second node N2 is equal to the voltage at the first node N1 since the first switch unit 33 is turned on. Since the first node N1 is electrically connected to the error amplification circuit 40, the first node N1 receives an error signal outputted from the error amplification circuit 40 and the error signal cannot control the fourth MOS transistor to turn on so that the first power supply VP1 still cannot be transmitted to the stable voltage output terminal OUT, but the error amplification signal VG outputted from the error amplification circuit 40 can be transmitted to the stable voltage output terminal OUT and outputted from the stable voltage output terminal OUT to the corresponding load circuit.
Optionally, with continued reference to
Exemplarily, as shown in
When the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the first output terminal CTRL of the voltage detection circuit 10 outputs the high-level third control signal con3 which is the voltage signal of the first power supply VP1, and the second output terminal XCTRL of the voltage detection circuit 10 outputs the low-level fourth control signal con4. In this case, the eleventh MOS transistor T11 is turned on so that the voltage at the fifth node N5 is equal to the voltage of the stable voltage output terminal OUT. That is, the voltage at the fifth node N5 is the voltage of the error amplification signal VG so that neither the ninth MOS transistor T9 nor the tenth MOS transistor T10 can be turned on, the second power supply VP2 cannot be conducted with the stable voltage output terminal OUT, and the signal of the stable voltage output terminal OUT is not reversed to the second power supply VP2.
Optionally, with continued reference to
Here, when the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the first power supply VP1 serves as the power supply for the error amplifier U so that the error amplifier U operates normally. In this case, the voltage Vg of the error amplification signal VG outputted from the stable voltage output terminal is as follows:
Vg=(Vref/R1)*(R11+R21)>V2
where R11 denotes the resistance of the first resistor R1, R21 denotes the resistance of the second resistor R2, and V2 denotes the voltage of the second power supply VP2.
Optionally,
Exemplarily, the first load unit 43 may include a fourteenth MOS transistor T14, the second load unit 44 may include a fifteenth MOS transistor T15, and the control unit 41 may include, for example, a sixteenth MOS transistor. A gate of the fourteenth MOS transistor T14 and a gate of the fifteenth MOS transistor T15 are electrically connected to a bias power supply Vbias. A first electrode of the fourteenth MOS transistor T14 is electrically connected to the second electrode of the twelfth MOS transistor T12 and a second electrode of the fourteenth MOS transistor T14 is grounded. A first electrode of the fifteenth MOS transistor T15 is electrically connected to the second electrode of the thirteenth MOS transistor T13 and a second electrode of the fifteenth MOS transistor T15 is grounded. A gate of the sixteenth MOS transistor T16 is electrically connected to the output terminal of the error amplifier U, a first electrode of the sixteenth MOS transistor T16 is electrically connected to the first power supply VP1, and a second electrode of the sixteenth MOS transistor T16 is electrically connected to the inverting input terminal of the error amplifier U.
In this case, when the voltage of the first power supply VP1 is higher than the voltage of the second power supply VP2, the error amplifier U operates normally and a voltage of the non-inverting input terminal of the error amplifier U is equal to a voltage of the inverting input terminal of the error amplifier U so that a voltage signal of the reference power supply Vref electrically connected to the inverting input terminal is transmitted to the first electrode of the twelfth MOS transistor T12 in the current mirror unit 42. Due to a mirror current effect, a voltage of the first electrode of the thirteenth MOS transistor T13 in the current mirror unit 42 is also a voltage of the reference power supply Vref. Thus, the stable voltage output terminal OUT outputs the voltage signal of the reference power supply Vref and the voltage of the reference power supply Vref is higher than the voltage of the second power supply VP2, so as to ensure that the stable voltage output terminal OUT outputs a high-level voltage signal. In this manner, the load circuit electrically connected to the stable voltage output terminal OUT can operate normally.
Based on the same inventive concept, the embodiments of the present disclosure further provide a silicon-based display panel. The silicon-based display panel includes a silicon-based substrate, a display unit, and a voltage regulator according to the embodiments of the present disclosure. The voltage regulator and the display unit are formed on the silicon-based substrate and the voltage regulator is configured to provide a stable voltage signal for the display unit.
In this manner, since the silicon-based display panel provided by the embodiments of the present disclosure includes the voltage regulator provided by the embodiments of the present disclosure, the silicon-based display panel has the same technical effects as the voltage regulator provided by the embodiments of the present disclosure. The similarities are not repeated below and may be understood with reference to the preceding description of the voltage regulator.
Exemplarily,
It is to be noted that the above are merely preferred embodiments of the present disclosure and the principles used therein. It will be understood by those skilled in the art that the present disclosure is not limited to the embodiments described herein. Those skilled in the art can make various apparent modifications, adaptations, combinations, and substitutions without departing from the scope of the present disclosure. Therefore, while the present disclosure has been described in detail through the above-mentioned embodiments, the present disclosure is not limited to the above-mentioned embodiments and may include more other equivalent embodiments without departing from the concept of the present disclosure. The scope of the present disclosure is determined by the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
202010394861.8 | May 2020 | CN | national |