On-chip voltage regulation is a challenge in integrated circuits (ICs). Low-dropout (LDO) voltage regulators create a custom, stepped-down voltage inside of an IC. They must remain stable while adapting to varying load currents and reducing the amount of noise at the output. The dropout voltage is the minimum voltage required across the regulator to maintain regulation. One common use for a voltage regulator is to provide a low-noise, custom voltage for a phase-locked loop (PLL). Modern communication protocols have very stringent specifications on PLLs, which rely on good voltage regulation to share some of the burden of satisfying these specifications. Beyond low noise generation across significant load variation, a good voltage regulator provides high power supply rejection (PSRR), so that the output voltage remains constant across a broad range of input voltages. In addition, the regulator should be energy efficient—ideally, consuming no power itself. Finally, process, voltage, and temperature (PVT) variation will change the performance of the transistors in ICs. The regulator design must be robust to these sources of variation.
The present disclosure relates to an LDO voltage regulator with an adaptive bias network that adapts to output load currents to provide stable, efficient operation across PVT variation.
Accordingly, an LDO voltage regulator includes an error amplifier configured to generate an amplified error voltage, the error amplifier having a first input terminal for receiving a reference voltage, a second input terminal for receiving a feedback voltage, a current bias terminal for receiving an adaptive bias current, and an output terminal. A pass gate is configured to provide an output voltage to at least one external component, the pass gate having a first input terminal, a second input terminal and an output terminal, the first input terminal of the pass gate being connected to a supply voltage and the second input terminal being connected to the output terminal of the error amplifier. A voltage feedback network is configured to generate the feedback voltage, the voltage feedback network having a first terminal connected to the output terminal of the pass gate and a second terminal connected to the second input terminal of the error amplifier. An adaptive bias network is configured to provide the adaptive bias current to the error amplifier, the adaptive bias network having a first transistor, a second transistor, and a third transistor, the first transistor connected to the current bias terminal of the error amplifier, the second transistor connected to the first transistor as a current mirror, and the third transistor connected in parallel with the pass gate.
In one aspect, the adaptive bias current through the first transistor is proportional to a current through the second transistor, a current through the third transistor is proportional to an output load current, and a current through the error amplifier scales proportionally with the output load current.
In some embodiments, the LDO voltage regulator may include an auxiliary bias network connected to the error amplifier to prevent bistable operation.
In some embodiments, the error amplifier may include a diode-connected transistor connected to the output terminal of the error amplifier that is configured to have a size selected to enhance bandwidth of the amplifier.
In some embodiments, the adaptive bias network may include a resistor-capacitor network configured to provide stability to the adaptive bias network.
The foregoing will be apparent from the following more particular description of example embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating embodiments of the present invention.
A description of example embodiments of the invention follows.
The regulated output VREG has load current IL and load capacitance CL which affect the stability of the regulator. The regulated output VREG is also fed back around to the pass gate transistor 104 through the resistor-based voltage feedback network 106, and the error amplifier 102. Assuming a large loop gain, then the regulated output voltage is generally given by:
Transistor pair G1, G2, transistor pair B1, B2, and transistors C, and P are PMOS transistors which have their respective source terminals connected to supply voltage VDD. The remaining transistors F, E, pair N1, N2, A, and D are NMOS transistors.
Error amplifier 208 includes transistor pair N1, N2, transistor pair B1, B2, and transistor pair G1, G2. Reference voltage VREF connects to the gate terminal of transistor N2. Feedback voltage VFB is fed back from feedback network 206 to the gate terminal of transistor N1. The drain terminal of transistor N1 is connected to the drain and gate terminals of transistors B1 and G1. The drain terminal of transistor N2 is connected to the drain terminals of transistors B2 and G2 and the gate terminal of transistor G2 which provides the output for the error amplifier 202.
Pass gate transistor P 204 outputs VREG at its drain terminal. The gate terminal of transistor P is connected to the respective gate terminals of transistors C and G2 and the drain terminals of B2, G2, and N2.
A resistive divider is employed as the feedback network 206. The resistive divider includes resistor R1 and resistor R2 connected in series. The resistors R1, R2 can scale down the output voltage VREG according to different values of resistors R1, R2 and feed a voltage VFB lower than VREG back to the gate terminal of the transistor N1.
Transistors C, D, and A form an adaptive bias network 212 that increases DC loop gain and saves power. Transistor A provides the error amplifier 202 with most of its bias current through a common mode connection to node 214 connecting the source terminals of transistor pair N1, N2. The bias current connects to a current mirror (diode-connected transistor D), so that the current through transistor A is proportional to the current through transistor D. The respective source terminals of transistors A and D are connected to ground. The drain terminal of transistor D is connected to the drain terminal of transistor C. Transistor C is connected in parallel with the pass gate transistor P at node VBP. As a result, the current through transistor C is proportional to the output load current IL as it varies in time. Because the current through C is proportional to IL and the current through A is proportional to D, the current through the error amplifier 202 scales proportionally with load current. This makes the design more efficient than the conventional topology under varying loads.
Another challenge in regulator design is stability. The nets VBP and VREG both add pole frequencies to the transfer function. Either one pole or the other must dominate for a stable system, however. For regulators supplying a voltage to a PLL, maximizing the output load capacitance reduces the amount of ripple on VREG. Thus, it is preferable that the pole frequency at VREG dominate. One method of improving stability is reducing the gain of the error amplifier 202 by adding diode-connected transistor G2 to the output terminal 216 of the error amplifier 202 as BW enhancement 208. By changing the ratio for transistor G1, G2 to B1, B2, the circuit designer can tune the gain, and the pole can be pushed out to a higher frequency, providing bandwidth enhancement. At the same time, the output pole becomes dominate and stability is ensured. A second diode-connected transistor G1 is added to the left side of the error amplifier 202 for matching so that the total size of the transistors on the left and right sides of the error amplifier 202 are the same.
The resistor-capacitor (RC) network consisting of RB and CB provides stability to the adaptive bias network 212. The network 212 adds a positive feedback loop with a high bandwidth because the net VA between transistors C and D does not have a large capacitance unlike the net VREG. Adding the RC network RB,CB introduces a pole and zero to the network 212 to provide stability in the overall system.
The LDO voltage regulator 200 includes an auxiliary bias network 210 that functions to prevent bistable operation and ensure startup. The auxiliary bias network 210 includes resistor RF connected at one end to VDD, which provides current through the current mirror of transistor F to transistor E. The drain terminal of transistor F connects to the other end of resistor RF. The source terminals of transistors F and E are connected to ground. The drain terminal of transistor E is connected to node 214 connecting the source terminals of transistor pair N1, N2 of the error amplifier 202. The auxiliary bias current is small because it does not need to be large to ensure that the circuit powers-up. Additionally, a small auxiliary current does not significantly affect the operation of the adaptive bias network 212.
Turning again to
Those skilled in the art will appreciate that there are other alternatives to the MOS transistors for the embodiments disclosed herein. Other type and other combination of transistors can be employed to implement the functions of the error amplifier 202, the auxiliary bias network 210, the main adaptive bias network 212, and the pass gate 204 without departing from the spirit of the present disclosure.
While this invention has been particularly shown and described with references to example embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention encompassed by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6157176 | Pulvirenti | Dec 2000 | A |
7323853 | Tang et al. | Jan 2008 | B2 |
8054052 | Noda | Nov 2011 | B2 |
8233250 | Burns et al. | Jul 2012 | B2 |
8665021 | Reisiger | Mar 2014 | B2 |
20050248331 | Whittaker | Nov 2005 | A1 |
20060055420 | Luo | Mar 2006 | A1 |
20080224675 | Takagi | Sep 2008 | A1 |
20100079121 | Yanagawa | Apr 2010 | A1 |
20140070778 | Nihei | Mar 2014 | A1 |
20150130427 | Chou | May 2015 | A1 |
20150220096 | Luff | Aug 2015 | A1 |
20150311691 | Sugiura | Oct 2015 | A1 |
20160048148 | Lee | Feb 2016 | A1 |
Entry |
---|
M. Day, “Understanding low drop out LDO regulators,” Texas Instruments, Dallas, May 2002. [Online]. Available: http://focus.ti.com/ download/trng/docs/seminar/Topic%209%20-%20Understanding%20LDO%20dropout.pdf. |
E. Sanchez-Sinencio, “Low drop-out linear regulators: Design considerations and trends for high power supply rejection (PSR)”, Proc. IEEE Santa Clara Valley Solid State Circuits Soc., pp. 1-47, 2010. |
Number | Date | Country | |
---|---|---|---|
20170315574 A1 | Nov 2017 | US |