Claims
- 1. In a semiconductor device having a plurality of core logic elements, a circuit for generating a regulated power supply voltage substantially independent of an external power supply comprising:
- a differential amplifier having self-biasing input pair cascode transistors, a feedback network for setting the gain of said amplifier coupled to one input of said amplifier, a plurality of source follower devices for buffering the output of said amplifier, one of said source follower devices adapted for driving said feedback network and the remaining source follower devices adapted for providing a regulated supply voltage to said semiconductor device, and a frequency compensation capacitor coupled between the output of said amplifier and the ground reference; and
- a bandgap generator for generating a reference bias voltage coupled to another input of said amplifier; said bandgap generator having a proportional-to-absolute temperature voltage source for generating a substantially temperature-independent reference bias voltage, said proportional-to-absolute temperature voltage source including current injection circuit means for eliminating initial stable states where said reference bias voltage is held low after application of said external voltage.
- 2. The circuit of claim 1 wherein said current injection circuit means for eliminating initial stable states includes a first field effect transistor having a first terminal connected to a first external voltage and a second terminal for injecting current into said proportional-to-absolute temperature voltage source upon application of said external power supply, second and third field effect transistors serially connected between said first external voltage and a second external voltage and having a common terminal connected to a gate terminal of said first field effect transistor, said second field effect transistor being a weak device relative to said third device and providing said first external voltage as a conductive bias voltage to said gate terminal of said first field effect transistor whereby current passes through said first field effect transistor and is injected into said proportional-to-absolute temperature source, said third transistor becoming conductive when said regulated power supply voltage has stabilized, said third transistor being larger than said second transistor whereby said second transistor is overpowered and said first transistor is turned off.
- 3. The circuit of claim 2 wherein said second transistor and said third transistor are complementary.
- 4. The circuit of claim 3 wherein a gate terminal of said second transistor is connected to said second terminal of said first transistor.
- 5. The circuit of claim 3 wherein a gate terminal of said second transistor and a gate terminal of said third transistor are connected to a second external voltage.
- 6. The circuit of claim 2 wherein a gate terminal of said second transistor is connected to said second terminal of said first transistor.
- 7. The circuit of claim 2 wherein a gate terminal of said second transistor and a gate terminal of said third transistor are connected to a second external voltage.
- 8. The circuit of claim 2 wherein one terminal of said second transistor is connected directly to said first external voltage.
- 9. The circuit of claim 2 where one terminal of said second transistor is connected through a diode connected transistor to said first external voltage.
Parent Case Info
This application is a continuation-in-part of Ser. No. 08/206,566, filed Mar. 4, 1994 (now U.S. Pat. No. 5,512,814), which is a division of Ser. No. 07/831,211, filed Feb. 7, 1992 (now U.S. Pat. No. 5,336,986).
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-150935 |
Jul 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
831211 |
Feb 1992 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
206566 |
Mar 1994 |
|