1. Field of the Invention
This invention relates generally to the field of integrated circuit design and, more particularly, to the design of voltage regulator circuits.
2. Description of the Related Art
Voltage regulators are electrical regulators generally designed to automatically maintain constant voltage levels, and may operate according to electromechanical principles, or by using passive/active electronic components. In some designs, voltage regulators may be used to regulate one or more AC and/or DC voltages, performing the voltage regulation by comparing an actual output voltage to some internal fixed reference voltage. The difference between the voltages is typically amplified and used as a control signal into a control circuit configured to maintain a substantially constant output voltage, essentially forming a negative feedback control loop. If the output voltage is too low, the control circuit operates to generate a higher voltage. If the output voltage is too high, the control circuit operates to generate a lower voltage. This allows the output voltage to remain essentially constant. In most cases the control loop has to be carefully designed in order to obtain the desired tradeoff between response speed and stability.
Electronic linear voltage regulators are often based on an active device, such as a bipolar junction transistor or field effect transistor, operating in its “linear region”, or based on passive devices, such as zener diodes, operated in their breakdown region. Switching regulators are typically based on a transistor forced to act as an on/off switch. The transistor (or other active device) is typically used as one half of a potential voltage divider to control the output voltage of the regulator, with a feedback circuit comparing the output voltage to a reference voltage in order to adjust the input to the transistor, thus keeping the output voltage essentially constant. Many times voltage regulators are used to enable circuits/systems to operate using only one supply voltage, with the voltage regulator(s) providing various subcircuits and/or subsystems with different individual supply voltages.
In some systems it may be desirable to provide a regulated voltage that is not prone to producing over-voltage damage, without the requirement of an external bypass capacitor to clamp the voltage. In case a very small average load current is required, it may be more advantageous to handle large current spikes with only on chip capacitance, and in a very small area. A typical low dropout regulator may present a potential problem of producing an over-voltage of the regulated output. In order to avoid this problem, a voltage regulator is typically configured with secondary feedback loops that are used to clamp the output voltage. This generally presents complex design issues, since at some point during operation two feedback loops will be trying to control the regulated output voltage.
Other corresponding issues related to the prior art will become apparent to one skilled in the art after comparing such prior art with the present invention as described herein.
In one set of embodiments a voltage regulator may include a resistor-based voltage divider circuit to generate a desired output voltage from a higher supply voltage, an output NMOS device whose source terminal may be configured as the output of the voltage regulator and whose drain terminal may be configured to receive the supply voltage, and a control circuit configured to control the output NMOS device to maintain the desired output voltage at the output of the voltage regulator. The control circuit may be configured to receive the desired output voltage from the resistor-based voltage divider circuit as a first input, and may also be configured to receive the output of the voltage regulator fed back as a second input, to form a feedback loop. The control circuit may control the gate voltage of the output NMOS device via the feedback loop to maintain the desired output voltage at the source terminal of the output NMOS device, thereby adjusting the output of the voltage regulator. In addition, the control circuit may also clamp the output of the voltage regulator to an intermediate voltage that is lower than the supply voltage and higher than the desired output voltage, without requiring a secondary feedback loop or external clamping capacitors.
In one set of embodiments, the voltage divider circuit may comprise three series-coupled resistors configured to provide the desired output voltage at a first node, and provide an intermediate voltage at a second node, where the intermediate voltage is higher than the desired output voltage but lower then the supply voltage. The control circuit may include an operational transconductance amplifier (OTA), configured to receive the desired output voltage (from the first node) at its inverting terminal. The control circuit may also include a pair of NMOS devices (top and bottom device) coupled to form an inverting amplifier, with the drain of the top device coupled to the supply voltage, and the source of the bottom device coupled to ground. The input of the inverting amplifier (gate of the bottom device) may be driven by the output of the OTA, while the gate of the top device may be configured to receive the intermediate voltage (from the second node), and the output (the node formed by the source of the top device coupled to the drain of the bottom device) configured to control the gate of the output NMOS device.
The top device may be a native NMOS device, resulting in the voltage at its source terminal being approximately equal to its gate voltage when the top device is conducting a small current. As a result, when the top device is conducting a very low current, no current may flow from its gate terminal into the second node, effectively clamping the output voltage (at the source of the output NMOS device) to the intermediate voltage. The source terminal of the output NMOS device may be coupled to the non-inverting input of the OTA, thereby creating feedback loop control. As part of the OTA controlling the gate of the bottom device (of the inverting amplifier), when the gate voltage of the bottom device increases, the source voltage of the top device may decrease, resulting in control of the gate of the output NMOS device, and hence the source voltage of the output NMOS device. The output of the voltage regulator may thereby be controlled to remain at the desired output voltage.
Thus, various embodiments of the invention may provide a means for designing and building a reliable integrated voltage regulator circuit with inherent clamping that doesn't require secondary feedback loops or external clamping capacitors, and has a compact and small area.
The foregoing, as well as other objects, features, and advantages of this invention may be more completely understood by reference to the following detailed description when read together with the accompanying drawings in which:
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description thereto are not intended to limit the invention to the particular form disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present invention as defined by the appended claims. Note, the headings are for organizational purposes only and are not meant to be used to limit or interpret the description or claims. Furthermore, note that the word “may” is used throughout this application in a permissive sense (i.e., having the potential to, being able to), not a mandatory sense (i.e., must).” The term “include”, and derivations thereof, mean “including, but not limited to”. The term “coupled” means “directly or indirectly connected”.
As shown in
Considering now NMOS devices 208 and 210, if the magnitude of the voltage at the respective gates of NMOS devices 208 and 210 increases, the value of current ‘I’ may also increase. However, the value of current ‘I’ may not reach a negative value. Accordingly, the gate terminal of NMOS device 206, which is configured as the output transistor, may also not exceed the voltage corresponding to the level set at node 230, and may only decrease as the value of ‘I’ increases. In one embodiment, NMOS device 206 is a native device with a threshold voltage of approximately zero volts, resulting in the voltage regulator output node 234 also being clamped at approximately the same voltage level as the one set at node 230. This may protect digital gates operating from a supply voltage provided by voltage regulator circuit 100, since the voltage provided by voltage regulator circuit 100 will not exceed the corresponding voltage set at node 230.
Regulation of the output voltage at node 234 may be accomplished using a feedback loop created by coupling the output (node 234) of voltage converter circuit 100 to the non-inverting input of OTA 240 as shown. By driving the gates of NMOS devices 208 and 210, OTA 240 may operate to adjust the output voltage at node 234, maintaining the output voltage at a level matching the voltage applied to the inverting input of OTA 240. Capacitive load 228 and resistive load 226 represent loads for which voltage regulator 100 may provide a supply voltage. Thus, capacitive load 228 may represent the capacitance of a digital block or circuit driven by voltage regulator 100. Alternatively, 2V MOS devices may be configured as capacitors on-chip, and coupled to output node 234. As an example, with a small number of digital gates coupling to node 234, 1000 pF of MOS capacitance may constitute a sufficient capacitive load. Additional consideration may also be given to how the output of voltage regulator 100 is clamped at node 234. Those skilled in the art will appreciate that even when NMOS device 206 is a native device, while conducting larger currents the threshold voltage of NMOS device 106 may increase to a small nominal value, generally under 200 mV. Therefore, it may be desirable to have the voltage at the drain terminal of PMOS device 204, and consequently at the gate terminal of NMOS device 206, clamped to a value slightly higher than the desired output voltage (e.g. 1.8V, in this case).
In voltage regulator 100 shown in
Those skilled in the art will appreciate that this additional feature, while beneficial, may not be necessary, and alternate embodiments in which voltage divider 250 comprises node 232 but not node 230, with node 232 coupled to the drain of PMOS device 204 are possible and are contemplated. In such embodiments the output at node 234 would be clamped at the regulated output value corresponding to the voltage developed at node 232. As also shown in
As shown in
where ‘gm’ is the transconductance of the specified NMOS device. The source terminal of NMOS device 206 may be configured as the output of voltage regulator 200, and coupled to the non-inverting input of amplifier 240, which may be an OTA, thereby creating feedback loop control. The output of amplifier 240 may be coupled to drive the gate of NMOS device 208. As the gate voltage of NMOS device 208 increases, the source voltage of NMOS device 211 may decrease, resulting in control of the gate of output NMOS device 206, and hence the source voltage of NMOS device 206 at node 234.
Although the embodiments above have been described in considerable detail, other versions are possible. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications. Note the section headings used herein are for organizational purposes only and are not meant to limit the description provided herein or the claims attached hereto.