Claims
- 1. A low drop out voltage regulator circuit, comprising:
- an input for receiving an oscillating input voltage;
- a reference voltage terminal for receiving a reference voltage; a transistor having a drain terminal coupled to a supply voltage terminal, a source terminal coupled to an output and having a gate terminal, said transistor providing a predetermined regulated output voltage at said source terminal;
- at least one diode coupled between the gate terminal of said transistor and a ground reference terminal, said diode operable for providing a predetermined voltage at said gate terminal; and
- a charge storage device coupled to said oscillating input voltage input and to said reference voltage terminal, said charge storage device being charged to said reference voltage and having an output coupled to said gate terminal of said transistor;
- wherein said charge storage device provides a predetermined voltage at said transistor gate terminal, such that when said supply voltage falls below the specified voltage for said supply voltage the regulated voltage at the transistor source terminal transistor remains high and substantially equals said supply voltage.
- 2. The circuit of claim 1, wherein said charge storage device comprises:
- a capacitor coupled between said oscillating input and said reference voltage terminal;
- a first diode coupled between said reference voltage and the output of said capacitor to prevent charge from flowing towards said reference voltage terminal; and
- a second diode coupled between the output of said capacitor and the gate terminal of said transistor to prevent the transistor gate terminal from discharging current towards said capacitor.
- 3. The circuit of Claim 1, and further comprising an inverter coupled between said input and said charge storage device.
- 4. The circuit of claim 1, wherein the source terminal of said transistor is further coupled to said reference voltage terminal, such that the regulated output voltage provides the reference voltage.
- 5. The circuit of claim 1, and further comprising a current source circuit coupled to said voltage supply and providing a predetermined current into said serially coupled diodes.
- 6. The circuit of claim 1, wherein said charge storage device provides a voltage at said transistor gate terminal that is a multiple of the voltage at said reference voltage terminal.
- 7. The circuit of claim 6, wherein said charge storage device provides a voltage at said transistor gate terminal that is twice the voltage at said reference voltage terminal.
- 8. The circuit of claim 1, wherein said charge storage device comprises:
- a capacitor coupled between said oscillating input and said reference voltage terminal;
- a first diode coupled between said reference voltage and the output of said capacitor to prevent charge from flowing towards said reference voltage terminal; and
- a second diode coupled between the output of said capacitor and the transistor gate terminal to prevent current at the gate terminal of said transistor from being discharged into said capacitor.
- 9. A method of providing a low drop out regulator circuit, comprising the steps of:
- receiving an oscillating input voltage into an input terminal;
- receiving a reference voltage;
- providing a transistor having a drain terminal coupled to a supply voltage terminal, coupling the transistor source terminal to an output terminal and coupling the transistor gate terminal to a current source, said transistor providing a predetermined regulated voltage at said output terminal;
- coupling at least one diode between the gate terminal of said transistor and a Found reference terminal, for providing a predetermined voltage at said gate terminal;
- coupling a charge storage device between said input terminal and said reference voltage terminal, said charge storage device being charged to said reference voltage and having an output coupled to said gate terminal of said transistor; and
- charging said charge storage device with said oscillating input voltage to a voltage equal to said reference voltage, and providing said voltage to said gate terminal such that when said supply voltage falls below the specified level for said supply voltage, the regulated voltage at the source terminal of said transistor remains high and substantially equals said supply voltage.
- 10. The method of claim 8, wherein said step of providing a charge storage device comprises the steps of:
- coupling a capacitance between said oscillating input and said reference voltage terminal;
- coupling a first diode between said reference voltage and the output of said capacitance to prevent charge from flowing towards said reference voltage terminal; and
- coupling a second diode between the output of said capacitor and the gate terminal of said transistor, to prevent the gate terminal of said transistor from discharging current towards said capacitor.
- 11. The method of claim 8, and further comprising the step of coupling an inverter between said input terminal for an oscillating signal and said charge storage device.
- 12. The method of claim 8, and further comprising the step of coupling the output terminal of said transistor to said reference voltage terminal, such that the regulated output voltage provides the reference voltage.
- 13. The method of claim 8, and further comprising the step of coupling a current source circuit to said voltage supply for providing a predetermined current into said at least one diode.
- 14. The method of claim 8, wherein the stop of charging said charge storage device and providing a voltage at said gate terminal of said transistor comprises providing a voltage that is a multiple of the reference voltage.
- 15. The method of claim 13, wherein said stop of providing a voltage that is a multiple of the reference voltage comprises providing a voltage that is twice the reference voltage.
- 16. The method of claim 13, wherein said stop of providing a charge storage device further comprises:
- coupling a capacitance between said oscillating input and said reference voltage terminal;
- coupling a first diode between said reference voltage and the output of said capacitance to prevent charge from flowing towards said reference voltage terminal; and
- coupling a second diode between the output of said capacitance and the gate terminal of said transistor to prevent the, gate terminal of said transistor from discharging current towards said capacitance.
Parent Case Info
This application is a provisional of application Ser. No. 60/000,894 filed Jul. 6, 1995.
US Referenced Citations (4)