This invention relates generally to the field of voltage regulators. More particularly, this invention relates to a voltage regulator having both a normal mode and a stress mode to facilitate the testing of voltage regulated devices.
Many electronic devices, such as memory chips, are tested using a “burn-in” test. During the burn-in test, the device is operated at an elevated voltage level and temperature. This process will cause marginal devices to fail and results in improved life expectancy for the surviving devices. However, some devices incorporate an internal voltage regulator. If an elevated voltage is supplied to the device, the regulator may be tested but most of the device remains untested because the regulator limits the voltage applied.
The present invention relates generally to a voltage regulator having a normal mode and a stress mode. Objects and features of the invention will become apparent to those of ordinary skill in the art upon consideration of the following detailed description of the invention.
In one embodiment of the invention a voltage regulator is provided that is operable in a normal mode or a stress mode. In the stress mode, the controlled voltage of the regulator may be elevated to facilitate “burn-in” testing of electronic devices. The stress mode may be invoked, for example, by elevating the voltage supplied to the device above a prescribed maximum operational voltage or by supplying a control signal to the device.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as the preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawing(s), wherein:
While this invention is susceptible of embodiment in many different forms, there is shown in the drawings and will herein be described in detail one or more specific embodiments, with the understanding that the present disclosure is to be considered as exemplary of the principles of the invention and not intended to limit the invention to the specific embodiments shown and described. In the description below, like reference numerals are used to describe the same, similar or corresponding parts in the several Views of the drawings.
In one embodiment of the invention a voltage regulator is provided that is operable in a normal mode or a stress mode. In the stress mode, the controlled voltage of the regulator may be elevated to facilitate “burn-in” testing of electronic devices. The stress mode may be invoked, for example, by elevating the voltage supplied to the part above a prescribed maximum operational voltage. When the elevated voltage is detected the regulator switches from providing normal voltage level to providing an alternative voltage level. In burn-in testing the alternative voltage level is a higher level. For example, if the normal voltage provided by the regulator is 1.8V, the elevated voltage may be 3.0V. The higher voltage allows the device under test to be stressed during burn-in or other testing. The regulator may alternatively be switched to a stress mode in which the regulated voltage is lower than the normal voltage. This may be useful, for example, for testing the effects of signal degradation. In alternative embodiment, the stress mode is invoked by supplying an external stress-mode control signal to the regulator.
A diagrammatic representation of an electronic device 100 incorporating an exemplary of embodiment of a voltage regulator 101 of the present invention is shown in
The first output signal 110 from the voltage divider is used as a reference voltage for an output stage 122 that provides the regulated voltage signal 124. The regulated voltage signal 124 is used to power the primary function circuit that is integrated with the regulator. The primary circuit may be an array of random access memory cells and associated circuitry, for example. The output stage 122 is controlled by a signal 126 from a second voltage follower circuit 128. The second voltage follower circuit 128 is responsive to the regulated voltage signal 124 and to the first output signal 110 generated by the voltage divider. The voltage follower completes a feedback loop and maintains the regulated voltage signal 124 at the desired level. A bias voltage signal 130 is supplied to the first and second voltage followers. Optionally, a disable signal 132 may be supplied as an input to the second voltage follower 128 to provide a means for disabling the regulator if required.
An exemplary voltage divider 108 is shown in
An exemplary circuit diagram for the first voltage follower 118 is shown in
An exemplary output stage 122 is shown in
An exemplary circuit diagram for the second voltage follower 128 is shown in
While the invention has been described in conjunction with specific embodiments, it is evident that many alternatives, modifications, permutations and variations will become apparent to those of ordinary skill in the art in light of the foregoing description. Accordingly, it is intended that the present invention embrace all such alternatives, modifications and variations as fall within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4323960 | Jones | Apr 1982 | A |
5708577 | Mckinley | Jan 1998 | A |
6137696 | Hall et al. | Oct 2000 | A |
6366068 | Morishita | Apr 2002 | B1 |
6445170 | Pangal et al. | Sep 2002 | B1 |
6452368 | Basso et al. | Sep 2002 | B1 |
6586917 | Smith | Jul 2003 | B1 |
6646424 | Zinn et al. | Nov 2003 | B1 |
6819596 | Ikehashi et al. | Nov 2004 | B1 |
Number | Date | Country | |
---|---|---|---|
20050083028 A1 | Apr 2005 | US |