1. Field of the Invention
The present invention relates to a voltage regulator that is capable of stable operation even under a light load so as to cover a wide range of load capacitances.
2. Description of the Related Art
As a conventional voltage regulator 100, a circuit illustrated in
A power supply voltage of a battery 120 is applied between a VDD terminal 121 and a VSS terminal 123. A load 125 and a load capacitor 126 are connected to a VOUT terminal 124.
A reference voltage circuit 101 outputs a constant voltage to be applied to an inverting input terminal of an error amplifier 102. A voltage of the VOUT terminal 124 is divided by means of resistors 104 and 105, and the divided voltage is applied to a non-inverting input terminal of the error amplifier 102. An output transistor 103 has a source connected to the VDD terminal 121, a drain connected to the VOUT terminal 124, and a gate connected to an output of the error amplifier 102. The output transistor 103 accordingly has a resistance controlled based on the output of the error amplifier 102. In other words, the following control is made so that a constant voltage may be output to the VOUT terminal 124. If a voltage determined by dividing the output voltage of the VOUT terminal 124 by means of the resistors 104 and 105 is lower than the output voltage of the reference voltage circuit 101, the output of the error amplifier 102 becomes low to strongly bias the output transistor 103 so that the output transistor 103 may be reduced in resistance to thereby increase the voltage of the VOUT terminal 124. On the other hand, if the voltage determined by dividing the above-mentioned voltage by means of the resistors 104 and 105 is higher than the reference voltage, the output transistor 103 is weakly biased to have a large resistance to thereby reduce the voltage of the VOUT terminal 124.
A CE circuit 110 controls ON/OFF of the voltage regulator based on a voltage applied to a CE terminal 122.
A capacitor 106 is connected in parallel to the resistor 104 and performs phase compensation on the voltage regulator.
When the voltage of the VOUT terminal 124 and the voltage of a connection point between the resistors 104 and 105 are represented by Vout and Vfb, respectively, a transfer function from the VOUT terminal 124 to the connection point between the resistors 104 and 105 is derived from Expressions (1) to (3).
where R1 and R2 represent respective resistances of the resistors 104 and 105, and Cz represents a capacitance of the capacitor 106. In other words, there are a zero and a pole, which are derived from Expressions (2) and (3), respectively.
The output terminal 124 of the voltage regulator is connected to the load 125 and the load capacitance 126, and accordingly a pole appears. In a case where the load 125 is light and accordingly the load capacitance 126 is large, the pole appears at low frequency, leading to a narrow bandwidth of the voltage regulator. In addition, there is another pole in the error amplifier 102, and hence a phase is delayed by 180 degrees at low frequency, resulting in no phase margin (phase margin of near 0). In this case, a bandwidth fbw of the voltage regulator is reduced to, for example, approximately 100 Hz.
However, the conventional voltage regulator involves a problem of being incapable of stable operation under a light load to cover a wide range of load capacitances.
In order to lower the zero frequency to approximately 100 Hz, as apparent from Expression (2), a time constant Cz×R1 of the order of milliseconds is required. However, in the conventional voltage regulator illustrated in
It is therefore an object of the present invention to solve the conventional problems, and to provide a voltage regulator that is capable of stable operation even under a light load so as to cover a wide range of load capacitances.
A voltage regulator according to the present invention includes: a first power supply terminal; a second power supply terminal; an output terminal; a reference voltage circuit; a first resistor and a second resistor that are connected in series between the output terminal and the second power supply terminal; a first error amplifier circuit for outputting a voltage determined based on a reference voltage that is supplied to its inverting input and a voltage of a connection point between the first resistor and the second resistor that is supplied to its non-inverting input; a metal oxide semiconductor (MOS) transistor having a gate voltage that is controlled by an output of the first error amplifier circuit so that the output terminal has a constant voltage value, the MOS transistor being provided between the first power supply terminal and the output terminal; a phase compensation capacitor including one terminal connected to the output terminal; a second error amplifier circuit having: a non-inverting input connected to the connection point between the first resistor and the second resistor; and an output and an inverting input that are connected to each other; and a switch circuit configured to: connect the phase compensation capacitor to an output of the second error amplifier circuit until a predetermined time period elapses after one of power-on and turn-on of the voltage regulator; and connect the phase compensation capacitor to the connection point between the first resistor and the second resistor after the predetermined time period has elapsed.
According to the voltage regulator of the present invention, the start-up time of the voltage regulator may be shortened while enabling stable operation under a light load so as to cover a wide range of load capacitances.
In the accompanying drawings:
Connection in the voltage regulator according to the first embodiment is described. An output of the reference voltage circuit 101 is connected to an inverting input terminal of the error amplifier 102. A non-inverting input terminal of the error amplifier 102 is connected to a connection point between one terminal of the resistor 104 and one terminal of the resistor 105. An output of the error amplifier 102 is connected to a gate of the P-channel transistor 103. Another terminal of the resistor 104 is connected to the VOUT terminal 124, and another terminal of the resistor 105 is connected to the VSS terminal 123. A source of the P-channel transistor 103 is connected to the VDD terminal 121, and a drain thereof is connected to the output terminal 124.
One terminal of the capacitor 106 is connected to the VOUT terminal 124, and another terminal thereof is connected to one terminal of the switch 112 and one terminal of the switch 113. Another terminal of the switch 112 is connected to the connection point between the one terminal of the resistor 104 and the one terminal of the resistor 105. Another terminal of the switch 113 is connected to an output of the error amplifier 107. A non-inverting input terminal of the error amplifier 107 is connected to the connection point between the one terminal of the resistor 104 and the one terminal of the resistor 105, and an inverting input terminal thereof is connected to the output of the error amplifier 107.
An output of the CE circuit 110 is input to the timer circuit 111, the reference voltage circuit 101, the error amplifier 102, and the error amplifier 107. An input of the CE circuit 110 is connected to the CE terminal 122. An output of the timer circuit 111 is connected to the switches 112 and 113 to control ON/OFF thereof.
The CE circuit 110 controls ON/OFF of the voltage regulator based on a voltage applied to the CE terminal 122. The resistor 104 and the capacitor 106 together perform phase compensation on the voltage regulator. The resistor 104 and the capacitor 106 are set to have large resistance and capacitance, respectively, to thereby lower a zero frequency fz.
Next, referring to a timing chart of
In other words, until the time period Td elapses after power-on or change of the CE terminal voltage from “L” to “H”, the switch 113 is turned ON so that the capacitor 106 may be charged by the output of the error amplifier 107 to the same voltage as the voltage of the connection point between the one terminal of the resistor 104 and the one terminal of the resistor 105. Therefore, as illustrated in
As described above, according to the voltage regulator of the first embodiment, the start-up time of the voltage regulator may be shortened during the time period Td. Further, after the time period Td has elapsed, a zero due to the resistor 104 and the capacitor 106 appears to thereby enable stable operation of the voltage regulator under a light load so as to cover a wide range of load capacitances.
Note that, a time constant of the resistor 104 and the capacitor 106 may be set to 1 millisecond or more.
Next, referring to a timing chart of
where Vref represents an output voltage value of the reference voltage circuit 101. The voltage detection circuit 114 detects whether or not the voltage of the VOUT terminal 124 is, for example, 98% or less of the voltage derived from Expression (4). Then, when the voltage of the VOUT terminal 124 is 98% or less of the above-mentioned voltage, the voltage detection circuit 114 generates a signal that keeps the switch 112 in the OFF state (open) and the switch 113 in the ON state (short-circuited). When the voltage of the VOUT terminal 124 exceeds 98% of the above-mentioned voltage, the voltage detection circuit 114 generates a signal that keeps the switch 112 in the ON state (short-circuited) and the switch 113 in the OFF state (open). In other words, when the VOUT terminal 124 has a voltage value of 98% or less of Vout, the output of the error amplifier 107 charges the capacitor 106 to the same voltage as in the connection point between the one terminal of the resistor 104 and the one terminal of the resistor 105. When the VOUT terminal 124 has a voltage value exceeding 98% of Vout, the switch 113 is turned OFF while the switch 112 is turned ON, and accordingly a zero due to the resistor 104 and the capacitor 106 appears so that the capacitor 106 may contribute to the phase compensation of the voltage regulator. In this way, when the voltage value of the VOUT terminal 124 is 98% or less of Vout after the power-on or the change of the CE terminal voltage from “L” to “H”, the start-up time of the voltage regulator may be shortened. Then, after the voltage value of the VOUT terminal 124 has exceeded 98% of Vout, such a phase compensation effect as illustrated in
As described above, according to the voltage regulator of the second embodiment, the start-up time of the voltage regulator may be shortened until the voltage of the VOUT terminal 124 reaches, for example, 98% of Vout. Further, after the voltage of the VOUT terminal 124 has exceeded, for example, 98% of Vout, a zero due to the resistor 104 and the capacitor 106 appears to thereby enable stable operation of the voltage regulator under a light load so as to cover a wide range of load capacitances.
Note that, the voltage detection circuit 114 may be set to have an arbitrary detection voltage. Besides, the time constant of the resistor 104 and the capacitor 106 may be set to 1 millisecond or more.
As described above, according to the voltage regulator of the third embodiment, the start-up time of the voltage regulator may be shortened during the time period Td. Further, after the time period Td has elapsed, a zero due to the resistor 104 and the capacitor 106 appears to thereby enable stable operation of the voltage regulator under a light load so as to cover a wide range of load capacitances.
Note that, the time constant of the resistor 104 and the capacitor 106 may be set to 1 millisecond or more.
As described above, according to the voltage regulator of the fourth embodiment, the start-up time of the voltage regulator may be shortened until the voltage of the VOUT terminal 124 reaches, for example, 98% of Vout. Further, after the voltage of the VOUT terminal 124 has exceeded, for example, 98% of Vout, a zero due to the resistor 104 and the capacitor 106 appears to thereby enable stable operation of the voltage regulator under a light load so as to cover a wide range of load capacitances.
Note that, the voltage detection circuit 114 may be set to have an arbitrary detection voltage. Besides, the time constant of the resistor 104 and the capacitor 106 may be set to 1 millisecond or more.
As described above, according to the voltage regulator of the present invention, the start-up time of the voltage regulator may be shortened while enabling stable operation under a light load so as to cover a wide range of load capacitances.
Note that, all the embodiments have exemplified the configuration provided with the CE circuit 110, which is connected to the CE terminal 122. However, the same effect can also be obtained in a configuration in which a circuit for detecting a power supply voltage (for example, power-on clear circuit) is provided instead of the CE circuit 110.