This application claims priority under 35 U.S.C. §119 to Japanese Patent Application No. 2011-171780 filed on Aug. 5, 2011, the entire content of which is hereby incorporated by reference.
1. Field of the Invention
The present invention relates to a phase compensation circuit of a voltage regulator and reduction in power consumption thereof.
2. Description of the Related Art
As a conventional voltage regulator that stably operates regardless of output capacity or output resistance, the circuit illustrated in
The conventional voltage regulator is constituted of a reference voltage circuit 101, a differential amplifier circuit 102, a PMOS transistor 106, a phase compensation circuit 460, resistors 108 and 109, a ground terminal 100, an output terminal 121, and a supply terminal 150. The phase compensation circuit 460 is constituted of a constant current circuit 405, NMOS transistors 401, 406, 403 and 408, a capacitor 407, and a resistor 404. The differential amplifier circuit 102 is constituted of a one-stage amplifier illustrated in
Regarding the connection, an inverting input terminal of the differential amplifier circuit 102 is connected to the reference voltage circuit 101, a non-inverting input terminal thereof is connected to a connection point of the resistors 108 and 109, and an output terminal thereof is connected to the gate of the PMOS transistor 106 and the drain of the NMOS transistor 401. The other end of the reference voltage circuit 101 is connected to the ground terminal 100. The source of the NMOS transistor 401 is connected to the drain of the NMOS transistor 403, and the gate thereof is connected to the gate and the drain of the NMOS transistor 406. The source of the NMOS transistor 403 is connected to the ground terminal 100, and a gate thereof is connected to the resistor 404 and the drain of the NMOS transistor 408. The source of the NMOS transistor 408 is connected to the ground terminal 100, the gate thereof is connected to the other end of the resistor 404 and the capacitor 407, and the drain thereof is connected to the source of the NMOS transistor 406. The drain of the NMOS transistor 406 is connected to a constant current circuit 405, and the other end of the constant current circuit 405 is connected to the supply terminal 150. The source of the PMOS transistor 106 is connected to the supply terminal 150, and the drain thereof is connected to the output terminal 121, the other end of the capacitor 407, and the other end of the resistor 108. The other end of the resistor 109 is connected to the ground terminal 100 (refer to, for example, non-patent document 1).
However, according to the conventional art, the phase compensation circuit 460 is adapted to pass a part of the current at the output terminal of the differential amplifier circuit 102 to the ground. Hence, current passes to an output terminal from a transistor 503 of the differential amplifier circuit 102, causing imbalance in the current flowing to input transistors 501 and 504 with consequent occurrence of an offset. This has been posing a problem in that it is difficult to obtain an accurate output voltage.
Further, fixed current is constantly supplied for operating the phase compensation circuit 460 regardless of the magnitude of a load current, so that unnecessarily large power has been consumed for a light load.
Accordingly, an object of the present invention is to solve the problem described above by providing a voltage regulator capable of stably operating independently of output capacity or output resistance to obtain an accurate output voltage and also capable of reducing power consumed in the case of a light load.
To this end, there is provided a voltage regulator including: an error amplifier circuit which amplifies and outputs the difference between a reference voltage and a divided voltage obtained by dividing a voltage output by an output transistor thereby to control the gate of the output transistor; and a phase compensation circuit, wherein the phase compensation circuit includes: a first transistor having a drain thereof connected to an output terminal of the error amplifier circuit; a second transistor having a drain thereof connected to a gate of the first transistor and a gate thereof connected to the gate of the first transistor through a resistor; a current mirror circuit connected to an output terminal of the error amplifier circuit, a drain of the first transistor, and the drain of the second transistor; and a capacitor connected between the gate of the second transistor and a drain of the output transistor.
The voltage regulator equipped with the phase compensation circuit in accordance with the present invention is capable of preventing the occurrence of an offset caused by disturbed balance of current passing through an input transistor of a differential amplifier circuit, thus allowing an accurate output voltage to be obtained, and also capable of operating with stability and high speed independently of output capacity or output resistance. Moreover, the voltage regulator according to the present invention is capable of controlling power consumption to a minimum for a light load.
Embodiments of the present invention will be described with reference to the accompanying drawings.
First, the configuration of a voltage regulator will be described.
The voltage regulator is constituted of a reference voltage circuit 101, a differential amplifier circuit 102, a phase compensation circuit 160, a PMOS transistor 106, resistors 108 and 109, a ground terminal 100, an output terminal 121, and a supply terminal 150. The phase compensation circuit 160 is constituted of NMOS transistors 112 and 114, a capacitor 115, a resistor 113, and a current mirror circuit 110. The current mirror circuit 110 has four terminals, namely, a terminal 1, a terminal 2, a terminal 3, and a terminal 4, and outputs a predetermined current from the terminal 2 or the terminal 3 on the basis of a voltage supplied to the terminal 1.
The following will describe the connection of an element circuit of the voltage regulator.
The inverting input terminal of the differential amplifier circuit 102 is connected to the reference voltage circuit 101, the non-inverting input terminal thereof is connected to the connection point of the resistors 108 and 109, and the output terminal thereof is connected to the gate of the PMOS transistor 106, the drain of the NMOS transistor 112, and the terminal 1 and the terminal 2 of the current mirror circuit 110. The other end of the reference voltage circuit 101 is connected to the ground terminal 100. The source of the NMOS transistor 112 is connected to the ground terminal 100, and the gate thereof is connected to the resistor 113 and the drain of the NMOS transistor 114. The gate of the NMOS transistor 114 is connected to the other end of the resistor 113 and the capacitor 115, the drain thereof is connected to the terminal 3 of the current mirror circuit 110, and the source thereof is connected to the ground terminal 100. The terminal 4 of the current mirror circuit 110 is connected to the supply terminal 150. The source of the PMOS transistor 106 is connected to the supply terminal 150, the drain thereof is connected to the output terminal 121, the other end of the capacitor 115, and the other end of the resistor 108. The other end of the resistor 109 is connected to the ground terminal 100.
The operation of the voltage regulator will now be described.
As the voltage of the output terminal 121 increases, the voltage of a node 120 increases accordingly. If the voltage of the node 120 becomes higher than the voltage of the reference voltage circuit 101, then the output voltage of the differential amplifier circuit 102 increases. This causes the gate voltage of the PMOS transistor 106 to increase, so that the drain current of the PMOS transistor 106 decreases and the voltage at the output terminal 121 decreases. Thus, the output terminal is controlled to have a constant desired voltage.
In the voltage regulator illustrated in
where R1 denotes a parasitic resistance component of an output impedance of the differential amplifier circuit 102; Rout denotes a load resistance connected to the output terminal 121; GmP106 denotes the transconductance of the PMOS transistor 106; GmN114 denotes the transconductance of the NMOS transistor 114; R113 denotes the resistance value of the resistor 113; C115 denotes the capacitance value of the capacitor 115; Cout denotes the output capacitance to be connected; and CG denotes the gate capacitance value of the PMOS transistor 106.
As understood from expressions 1 and 2, the positions of the first pole and the second pole can be adjusted by the resistor 113, the capacitor 115, and the transconductance of the NMOS transistor 114, thus permitting adjustment for the stable operation independently of the output resistance Rout and the output capacitance Cout.
The output terminal of the differential amplifier circuit 102 is connected to the drain of the NMOS transistor 112 and the current mirror circuit 110, so that the current to the NMOS transistor 112 can be supplied from the current mirror circuit 110. Further, no current passes from the output terminal of the differential amplifier circuit 102 to the NMOS transistor 112, so that there will be no offset occurring in a transistor of the input stage of the differential amplifier circuit 102. This arrangement prevents fluctuations in the output voltage attributable to the offset, making it possible to accurately set an output voltage.
Based on the expressions given above, if the load resistance Rout is sufficiently high, then the positions of the first pole and the second pole can be separated even when GmN114 is small. In this case, Gm of a MOS transistor is denoted by the following expression.
Gm=(2IDSμCOXW/L)1/2 (3)
Based on the above expression, if the load resistance Rout is sufficiently high, then the stable operation can be achieved even when the drain current of the NMOS transistor 114 of the phase compensation circuit 160 is reduced.
Thus, the drive current can be controlled to remain low by limiting the value of current to be supplied to the phase compensation circuit 160 from the current mirror circuit 110 according to the magnitude of the current passing from the PMOS transistor 106 to the load resistance Rout.
As described above, the voltage regulator in accordance with the present invention is capable of preventing the occurrence of an offset in the transistor of the input stage of the differential amplifier circuit 102 so as to prevent fluctuations in the output voltage attributable to the offset, thus permitting accurate setting of an output voltage. In addition, the consumption current of the phase compensation circuit 160 can be controlled to be low according to the magnitude of the current passed from the PMOS transistor 106 to the load resistance Rout.
In the current mirror circuit according to the first embodiment, the gate voltage of the PMOS transistor 106, which is the output of the differential amplifier circuit 102, is input to the gate of the PMOS transistor 201. The drain current of the PMOS transistor 201 changes according to the value of current passed from the PMOS transistor 106 to the load resistor. The drain current of the PMOS transistor 201 is mirrored on the PMOS transistor 202 by the current mirror formed of the NMOS transistors 205 and 206, and a mirror current, which is based on the value of the current supplied from the PMOS transistor 106 to the load resistance, is passed to the phase compensation circuit 160 by the current mirror formed of the PMOS transistors 202, 203 and 204.
As described above, the voltage regulator in accordance with the present invention, which has the phase compensation circuit with the current mirror circuit of the first embodiment, is capable of preventing the occurrence of an offset in the transistor of the input stage of the differential amplifier circuit 102 so as to prevent fluctuations in the output voltage attributable to the offset, thus permitting accurate setting of an output voltage. In addition, the consumption current of the phase compensation circuit 160 can be controlled to a low level according to the magnitude of the current passed from the PMOS transistor 106 to the load resistance Rout.
In the current mirror circuit of the second embodiment, the NMOS transistors 301 and 302 act as a cascode circuit to improve the accuracy of the current mirror circuit of the NMOS transistors 205 and 206. Further, the gate voltages for the NMOS transistors 301 and 302 are supplied from another circuit, thereby making it possible to control the upper limit of the consumption current of the cascode type current mirror circuit formed by the NMOS transistors 205, 206, 301 and 302 to a low level.
As described above, the voltage regulator in accordance with the present invention, which has the phase compensation circuit with the current mirror circuit of the second embodiment, is capable of preventing the occurrence of an offset in the transistor of the input stage of the differential amplifier circuit 102 so as to prevent fluctuations in the output voltage attributable to the offset, thus permitting accurate setting of an output voltage. In addition, the consumption current of the phase compensation circuit 160 can be controlled to a low level according to the magnitude of the current passed from the PMOS transistor 106 to the load resistance Rout, making it possible to limit the drive current of the phase compensation circuit 160 so as to prevent the drive current from becoming excessive in the case where the value of the current passed from the PMOS transistor 106 to the load resistance is large.
A depletion-type transistor having a fixed voltage between the gate and the source acts as a constant-current source when the operation state thereof reaches a saturation range. When the value of the load current from the PMOS transistor 106 referred to by the PMOS transistor 201 exceeds a predetermined value, the NMOS transistor 401 acts as the constant-current source, thereby restricting the drive current of the phase compensation circuit 160.
As described above, the voltage regulator in accordance with the present invention, which has the phase compensation circuit with the current mirror circuit of the third embodiment, is capable of preventing the occurrence of an offset in the transistor of the input stage of the differential amplifier circuit 102 so as to prevent fluctuations in the output voltage attributable to the offset, thus permitting accurate setting of an output voltage. In addition, the consumption current of the phase compensation circuit 160 can be controlled to a low level according to the magnitude of the current passed from the PMOS transistor 106 to the load resistance Rout, making it possible to limit the drive current of the phase compensation circuit 160 so as to prevent the drive current from becoming excessive in the case where the value of the current passed from the PMOS transistor 106 to the load resistance is large.
The source of the PMOS transistor 501 is connected to the drain of a PMOS transistor 201, the gate thereof is connected to the drain of the PMOS transistor 501, and the drain thereof is connected to the drain of the NMOS transistor 503. The source of the PMOS transistor 502 is connected to the drain of the PMOS transistor 201, the gate thereof is connected to the drain of the PMOS transistor 501, and the drain thereof is connected to the drain of the NMOS transistor 504. The gate of the NMOS transistor 503 is connected to the drain of the NMOS transistor 504, and the source thereof is connected to the resistor 505. The gate of the NMOS transistor 504 is connected to the drain of the NMOS transistor 504, and the source thereof is connected to a ground terminal 100. The other end of the resistor 505 is connected to the ground terminal 100.
The PMOS transistors 501 and 502 constitute a current mirror circuit. The NMOS transistors 503 and 504 constitute a current mirror circuit having the gates thereof interconnected, while the source of the NMOS transistor 503 is connected to the ground terminal 100 through a resistor. Hence, a voltage drop takes place in the resistor 505 due to the drain current of the NMOS transistor 503, causing the gate-source voltage of the NMOS transistor 503 to decrease accordingly. The voltage drop in the resistor 505 is determined by the difference in value K between the NMOS transistors 503 and 504 or the difference in value K between the PMOS transistors 501 and 502 and the value of the resistor 505, thus providing a constant-current source circuit that does not depend upon a supply voltage.
When the value of the load current from the PMOS transistor 106 referred to by the PMOS transistor 201 exceeds a predetermined value, the constant-current source circuit 506 acts as the constant-current circuit, thereby restricting the value of the drive current of the phase compensation circuit 160.
As described above, the voltage regulator in accordance with the present invention, which has the phase compensation circuit with the current mirror circuit of the fourth embodiment, is capable of preventing the occurrence of an offset in the transistor of the input stage of the differential amplifier circuit 102 so as to prevent fluctuations in the output voltage attributable to the offset, thus permitting accurate setting of an output voltage. In addition, the consumption current of the phase compensation circuit 160 is controlled to a low level according to the magnitude of the current passed from the PMOS transistor 106 to the load resistance Rout, making it possible to limit the drive current of the phase compensation circuit 160 so as to prevent the drive current from becoming excessive in the case where the value of the current passed from the PMOS transistor 106 to the load resistance is large.
Number | Date | Country | Kind |
---|---|---|---|
2011-171780 | Aug 2011 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
8547079 | Socheat | Oct 2013 | B2 |
20060091866 | Tokumitsu et al. | May 2006 | A1 |
20080218139 | Takagi | Sep 2008 | A1 |
20100213909 | Nakashimo | Aug 2010 | A1 |
Entry |
---|
Milliken, Robert J. et al., “Full On-Chip CMOS Low-Dropout Voltage Regulator,” IEEE Transactions on Circuits and Systems-I: Regular Papers, vol. 54, No. 9, Sep. 2007, pp. 1879-1890. |
Number | Date | Country | |
---|---|---|---|
20130033247 A1 | Feb 2013 | US |