Voltage regulator

Information

  • Patent Grant
  • 10649480
  • Patent Number
    10,649,480
  • Date Filed
    Thursday, November 30, 2017
    7 years ago
  • Date Issued
    Tuesday, May 12, 2020
    4 years ago
Abstract
A voltage regulator is arranged to receive an input voltage (Vin) and produce a regulated output voltage (Vout) and comprises: a current source transistor (Msource) and a current sink transistor (Msink) arranged to provide the output voltage at a node therebetween; a first error amplifier; and a second error amplifier. The first error amplifier is arranged to apply a first control voltage to the gate terminal of the current source transistor, wherein the first control voltage is dependent on the difference between the feedback voltage (Vfb) and the reference voltage (Vref). The second error amplifier arranged in parallel to the first error amplifier, the second error amplifier being arranged to apply a second control voltage to the gate terminal of the current sink transistor, wherein the second control voltage is dependent on the difference between the feedback voltage and the reference voltage. The feedback voltage is derived from the output voltage.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

This is the U.S. National Stage of International Application No. PCT/GB2017/053616, filed Nov. 30, 2017, which was published in English under PCT Article 21(2), which in turn claims the benefit of Great Britain Application No. 1620332.5, filed Nov. 30, 2016.


The present invention relates to voltage regulators, particularly low-dropout voltage regulators.


Low-dropout (or LDO) voltage regulators are linear DC voltage regulators that are capable of operating with very low input-output differential voltages. Such regulators are usually chosen because they have a low minimum operating voltage, relatively high power efficiency compared to some other linear regulators, and low heat dissipation. These properties together with their linear behaviour and low voltage dropout make typical LDO voltage regulators a popular choice for supplying or “sourcing” current to on-chip loads.


An LDO voltage regulator is typically constructed from an error amplifier (an operational transconductance amplifier or “OTA”), a pass field-effect-transistor (FET) or “pass-FET”, and a feedback network. The load current is sourced to the load through the pass-FET and the output voltage is regulated through the feedback network, assuming that the loop including the error amplifier, the pass-FET, and the feedback network provides sufficient loop gain. The output voltage is equal to the reference voltage multiplied by the reciprocal of the attenuation of the feedback network if the loop gain is sufficiently high.


Conventional LDO voltage regulators may also be able to absorb or “sink” a small amount of current from the output node. The feedback network typically provides a path from the regulated output node to ground. However, the Applicant has appreciated that this typically works only if the current to be sinked is orders of magnitude smaller than the quiescent current of the feedback network.


According to a first aspect, the present invention provides a voltage regulator arranged to receive an input voltage and produce a regulated output voltage, the voltage regulator comprising:

    • a current source transistor and a current sink transistor arranged to provide the output voltage at a node therebetween;
    • a first error amplifier arranged to compare a feedback voltage to a reference voltage and apply a first control voltage to a gate terminal of the current source transistor, wherein said first control voltage is dependent on a difference between the feedback voltage and the reference voltage;
    • a second error amplifier arranged in parallel to the first error amplifier, said second error amplifier being arranged to compare the feedback voltage to the reference voltage and apply a second control voltage to a gate terminal of the current sink transistor, wherein said second control voltage is dependent on a difference between the feedback voltage and the reference voltage;
    • wherein said feedback voltage is derived from the output voltage.


Thus it will be appreciated by those skilled in the art that in accordance with the present invention an LDO voltage regulator may have two separate error amplifiers in parallel and two separate pass-FETs. These two pass-FETs may be arranged such that the current source transistor is able to source current to the output when made to conduct by the first error amplifier, while the current sink transistor is able to sink current from the output when made to conduct by the second error amplifier. Embodiments of the present invention are advantageously capable of sinking currents from the output that are orders of magnitude greater than the quiescent current of the feedback path while maintaining the desired value of the regulated output voltage. Embodiments of the present invention are also advantageously able to allow voltage regulating with a very low bias current during normal operation—i.e. during current sourcing as opposed to current sinking.


The present invention may be particularly advantageous, by way of non-limiting example only, in circuits provided with multiple voltage regulators which are used under different operating conditions. For example an LDO voltage regulator in accordance with embodiments of the present invention may be provided alongside a further voltage regulator (e.g. a high power LDO voltage regulator) and a DC-DC buck converter. This further voltage regulator and buck converter may leak current (e.g. up to 10 μA) when powered down, typically due to leakage current associated with a pass-FET within the further regulator or power switches within the buck converter. This leakage current is then seen as a constant DC current sinked into the output of the LDO voltage regulator.


In some embodiments, the voltage regulator comprises a feedback network arranged to provide the feedback voltage which depends on the output voltage. While the feedback network or networks may be constructed using passive components such as resistors, inductors and capacitors or using a digital controller, in at least some embodiments, the feedback network(s) comprise(s) a ladder of diode-connected metal-oxide-semiconductor field-effect-transistors.


It should be appreciated that the reference voltages used by the first and second error amplifiers should be the same or at least substantially the same. Similarly, the feedback voltages used by the first and second error amplifiers should also be the same or at least substantially the same. The term “substantially the same” as used herein with respect to the reference and feedback voltages means that they are the same for each error amplifier, except for process variations. The reference voltage and/or feedback voltage could theoretically be changed in value (e.g. using a potential divider) before being used by one of the error amplifiers which would make the local value entering the two error amplifiers different despite being derived from the same voltage originally, but this is not preferred as it would require corresponding changes within the affected error amplifier to accommodate this and may lead to unnecessary sources of error and undesirable increases in chip area and power consumption.


In some embodiments, the current source transistor comprises a p-channel metal-oxide-semiconductor field-effect-transistor (pMOSFET). In some potentially overlapping embodiments, the current sink transistor comprises an n-channel metal-oxide-semiconductor field-effect-transistor (nMOSFET).


In some embodiments, the source terminal of the current source transistor is connected to the input voltage. In some potentially overlapping embodiments, the source terminal of the current sink transistor is connected to ground.


In some embodiments, the respective drain terminals of the current source transistor and the current sink transistor are connected together at the node arranged to provide the output voltage. It will be appreciated by those skilled in the art that in accordance with such embodiments, the current source and sink transistors may form a “push-pull” pair.


While it will be appreciated that there are a number of error amplifier topologies known in the art per se, in some embodiments the first error amplifier comprises first and second differential nMOSFETs, wherein the gate terminal of the first differential nMOSFET is connected to the feedback voltage, the gate terminal of the second differential nMOSFET is connected to the reference voltage.


In some potentially overlapping embodiments, the first error amplifier further comprises a constant current source. In the set of embodiments wherein the first error amplifier comprises first and second differential nMOSFETs, the constant current source may be connected to the source terminals of said first and second differential nMOSFETs. This constant current source provides a constant bias current to the first error amplifier such that it can vary the conductivity of the current source transistor during normal operation.


In a set of potentially overlapping embodiments, the first error amplifier further comprises a first current mirror comprising first and second mirror pMOSFETs arranged such that:


the gate and drain terminals of the first mirror pMOSFET are connected to the gate terminal of the second mirror pMOSFET and the drain terminal of the first differential nMOSFET;


the drain terminal of the second mirror pMOSFET is connected to the drain terminal of the second differential nMOSFET; and


the source terminals of the first and second mirror pMOSFETs are connected to the input voltage. Those skilled in the art will appreciate that this provides a current mirror load to the first error amplifier.


In some such embodiments, the second error amplifier further comprises a tail transistor arranged such that its drain terminal is connected to the respective source terminals of the first and second differential pMOSFETs and its gate terminal is connected to the gate and drain terminals of the first mirror pMOSFET. In a set of embodiments, the tail transistor is a pMOSFET.


In a potentially overlapping set of embodiments, the second error amplifier comprises first and second differential pMOSFETs, wherein the gate terminal of the first differential pMOSFET is connected to the feedback voltage, and the gate terminal of the second differential pMOSFET is connected to the reference voltage. In some embodiments described above, the bias current of the second error amplifier can be controlled by the first error amplifier, reducing the overall current consumption of the LDO voltage regulator when the current sinking feature is not required. More generally, in a set of embodiments, the first error amplifier is arranged to vary a bias current provided to the second error amplifier.


In a set of potentially overlapping embodiments, the second error amplifier further comprises a second current mirror comprising first and second mirror nMOSFETs arranged such that:

    • the gate and drain terminals of the first mirror nMOSFET are connected to the gate terminal of the second mirror nMOSFET and the drain terminal of the first differential pMOSFET;
    • the drain terminal of the second mirror nMOSFET is connected to the drain terminal of the second differential pMOSFET; and
    • the source terminals of the first and second mirror nMOSFETs are connected to ground.





Certain embodiments of the invention will now be described, by way of example only, with reference to the accompanying drawings in which:



FIG. 1 is a circuit diagram of a low-dropout voltage regulator in accordance with an embodiment of the present invention;



FIG. 2 is a simulated graph illustrating the behaviour of the circuit shown in FIG. 1 when sinking current; and



FIG. 3 is a simulated graph further illustrating the behaviour across a range of values of a current being sinked into the circuit shown in FIG. 1.






FIG. 1 shows a low-dropout (LDO) voltage regulator 2 in accordance with an embodiment of the present invention. While it will be appreciated that the LDO voltage regulator 2 itself comprises the components in the “on-chip” domain 4, FIG. 1 also shows the bond wire domain 6 and the off-chip domain 8. The LDO voltage regulator 2 comprises: a first error amplifier 10; a second error amplifier 12; a feedback network 14; a current source transistor Msource; and a current sink transistor Msink. The LDO voltage regulator 2 is arranged to receive an input voltage Vin and generate a regulated output voltage Vout.


The feedback network 14 may comprise a ladder of diode-connected pMOS transistors arranged to generate a feedback voltage Vfb which is input to the first and second error amplifiers 10, 12. This feedback voltage Vfb is derived from the output voltage Vout and is compared to a reference voltage Vref via each of the error amplifiers 10, 12. It will be appreciated that while the two error amplifiers 10, 12 could utilise different local feedback voltages each derived from the output voltage Vout, this may lead to undesirable “mismatch” errors together with an increase in circuit area and power consumption and so it is preferred that each error amplifier 10, 12 receives the same feedback voltage Vfb. It is also preferred that the reference voltage used by each error amplifier 10, 12 is the same for analogous reasons.


The first error amplifier 10 comprises a differential pair of nMOS transistors M1, M2 and a current mirror load constructed from two pMOS transistors M3, M4. The differential pair transistors M1, M2 are arranged such that their respective source terminals are connected to ground 26 via a current source 16 which provides the differential pair with a constant bias current. The gate terminal of the first nMOS differential pair transistor M1 is connected to the output of the feedback network 14 such that the feedback voltage Vfb is applied to the gate terminal of M1. The gate terminal of the second nMOS differential pair transistor M2 is connected to the reference voltage Vref. The drain terminal of M1 is connected at a node 18 to the drain terminal of M3 and the gate terminals of both M3 and M4. The drain terminal of M2 is connected at a node 20 to the drain terminal of M4 and to the gate terminal of the current source transistor Msource. The respective source terminals of the pMOS mirror transistors M3, M4 are connected to the input voltage Vin.


The second error amplifier 12 comprises a differential pair of pMOS transistors M5, M6 and a current mirror load comprising a pair of nMOS mirror transistors M7, M8. The gate terminal of the first pMOS differential transistor M5 is connected to the output of the feedback network 14 such that the feedback voltage Vfb is applied to the gate terminal of M5 while the gate terminal of M6 is connected to the reference voltage Vref. The drain terminal of M5 is connected to the drain terminal of M7 and the respective gate terminals of M7 and M8. The drain terminal of M6 is connected to the drain terminal of M8 and to the gate terminal of the current sink transistor Msink. The respective source terminals of M7, M8, Msink are connected to ground 26.


The respective source terminals of the pMOS differential pair transistors M5, M6 are connected to the drain terminal of a pMOS tail transistor M9, which has its respective source terminal connected to the input voltage Vin and its gate terminal connected to the node 18 and thus the respective drain terminals of M1 and M3 within the first error amplifier 10.


While not a part of the voltage regulator 2, the inductance and resistance of the bond wire 6 are depicted in FIG. 1 as Lbond and Rbond respectively. A load capacitance Cload and equivalent series resistance RESR are shown connected to the output of the voltage regulator 2, i.e. the output voltage Vout is applied across these in the off-chip domain 8.


The technical operation of the LDO voltage regulator 2 shown in FIG. 1 will now be described. When sourcing load current in normal use, the conductance of the source transistor Msource is high enough that current flows from the input voltage Vin to the output of the LDO voltage regulator 2. The feedback network 14 varies the feedback voltage Vfb in order to regulate the output voltage Vout, assuming that each loop including the error amplifier 10, 12, the corresponding pass-FET Msource, Msink, and the feedback network 14 provides sufficient gain, in a manner known per se.



FIG. 2 illustrates the behaviour of a number of voltages and currents in the LDO voltage regulator 2 in response to a load current Isink (shown in FIG. 1 as a current source 22) being abruptly sunk into the output of the LDO voltage regulator 2. Assuming that the abrupt sinking occurs a time t1, the output voltage Vout is seen thereafter to increase linearly due to the charging of the load capacitance (i.e.)







(


i
.
e
.






δ





Vout


δ





T



=

Isink
Cload


)

.




At the time of the abrupt change in current, the capacitor is the lowest impedance path and thus the path along which the current is sinked. This results in an increase of the feedback voltage Vfb which subsequently deviates from the reference voltage Vref which, due to the behaviour of the differential pair comprising M1 and M2, decreases the voltage at the node 18 between the respective drain terminals of M1 and M3. The decreased voltage at this node 18 increases the bias current provided to the second error amplifier 12 due to the increased conductance of the pMOS tail transistor M9. The current Icload through the load capacitance Cload undergoes a sharp increase in response to the increased current Isink sunk into the output, but eventually reduces to zero when the feedback voltage Vfb reaches its final value.


This deviation of the feedback voltage Vfb from the reference voltage Vref also causes the voltage at the node 24 between the respective drain terminals of M6 and M8 to increase which, due to its connection to the gate terminal of the current sinking transistor Msink, increases the conductivity of the sinking transistor Msink thus providing a direct path to ground 26 from the current source 22, i.e. the current IMsink through the sinking transistor Msink increases. This prevents the charging of the load capacitance Cload and as a result limits the increase in the output voltage Vout due to the current being sunk into the output of the LDO voltage regulator 2.


It will be appreciated that the second error amplifier 12 provides a parallel feedback loop that only operates when a current is sunk into the output of the LDO voltage regulator 2, allowing the LDO voltage regulator 2 to continue regulating the output voltage Vout even under such circumstances while requiring very low bias current during normal operation (i.e. current sourcing operation) due to the connection between the pMOS tail transistor M9 and the node 18 in the first error amplifier 10.



FIG. 3 illustrates the behaviour of a number of voltages and currents in the LDO voltage regulator 2 in response to different values of load current Isink (shown in FIG. 1 as a current source 22) being sunk into the output of the LDO voltage regulator 2. The various plots shown in FIG. 3 are a function of the current Isink on a logarithmic scale. The uppermost plot simply shows a plot of the load current Isink on a linear scale (in microamps).


The second plot shows the voltage at the node 18, the third plot shows the current IM9 through the pMOS tail transistor M9, the fourth plot shows the current IMsource through Msource, and the fifth plot shows the output voltage Vout, and all four plots are shown as a function of the current Isink. As the sinking current Isink increases, the current IMsource through Msource decreases non-linearly until a particular threshold current Ithreshold, after which Msource is fully disabled and the current IMsource falls to 0 A. When the current Isink sinked into the output of the LDO voltage regulator 2 exceeds this value (i.e. Isink is larger than the threshold current Ithreshold), the feedback voltage Vfb increases due to the capacitor Cload and thus deviates from the reference voltage Vref as described previously. This decreases the voltage at the node 18 between the respective drain terminals of M1 and M3 which increases the current IM9 through the pMOS tail transistor M9. This increase in the current IM9 biases the second differential amplifier 12 which, due to the difference between the voltages Vfb and Vref applied to the respective gate terminals of M5 and M6, causes Msink to conduct and sink the current Isink as described previously. The increase in the conductivity of the sinking transistor Msink provides a direct path to ground 26 from the current source 22, which prevents the charging of the load capacitance Cload and limits the increase in the output voltage Vout due to the current being sunk into the output of the LDO voltage regulator 2.


Thus it will be seen that embodiments of the present invention provide an improved low-dropout voltage regulator that is arranged such that a current can be sunk from the output, for example when the regulator receives leakage current from another regulator. The current that can be sunk may be orders of magnitude greater than the quiescent current of the feedback path while maintaining the desired value of the regulated output voltage. It will be appreciated by those skilled in the art that the embodiments described above are merely exemplary and are not limiting on the scope of the invention.

Claims
  • 1. A voltage regulator arranged to receive an input voltage and produce a regulated output voltage, the voltage regulator comprising: a current source transistor and a current sink transistor arranged to provide the output voltage at a node therebetween;a first error amplifier arranged to compare a feedback voltage to a reference voltage and apply a first control voltage to a gate terminal of the current source transistor, wherein said first control voltage is dependent on a difference between the feedback voltage and the reference voltage;a second error amplifier arranged in parallel to the first error amplifier, said second error amplifier being arranged to compare the feedback voltage to the reference voltage and apply a second control voltage to a gate terminal of the current sink transistor, wherein said second control voltage is dependent on a difference between the feedback voltage and the reference voltage;wherein said feedback voltage is derived from the output voltage and wherein the first error amplifier is arranged to vary a bias current provided to the second error amplifier.
  • 2. The voltage regulator as claimed in claim 1, comprising a feedback network arranged to provide the feedback voltage which depends on the output voltage.
  • 3. The voltage regulator as claimed in claim 2, wherein the feedback network comprises a ladder of diode-connected metal-oxide-semiconductor field-effect-transistors.
  • 4. The voltage regulator as claimed in claim 1, wherein the current source transistor comprises a p-channel metal-oxide-semiconductor field-effect-transistor.
  • 5. The voltage regulator as claimed in claim 1, wherein the current sink transistor comprises an n-channel metal-oxide-semiconductor field-effect-transistor.
  • 6. The voltage regulator as claimed in claim 1, wherein the source terminal of the current source transistor is connected to the input voltage.
  • 7. The voltage regulator as claimed in claim 1, wherein the source terminal of the current sink transistor is connected to ground.
  • 8. The voltage regulator as claimed in claim 1, wherein the respective drain terminals of the current source transistor and the current sink transistor are connected together at the node arranged to provide the output voltage.
  • 9. The voltage regulator as claimed in claim 1, wherein the first error amplifier comprises first and second differential n-channel metal-oxide-semiconductor field-effect-transistors, arranged such that the gate terminal of the first differential n-channel metal-oxide-semiconductor field-effect-transistor is connected to the feedback voltage, and the gate terminal of the second differential n-channel metal-oxide-semiconductor field-effect-transistor is connected to the reference voltage.
  • 10. The voltage regulator as claimed in claim 1, wherein the first error amplifier comprises a constant current source.
  • 11. The voltage regulator as claimed in claim 9, wherein the first error amplifier comprises a constant current source connected to the source terminals of said first and second differential n-channel metal-oxide-semiconductor field-effect-transistors.
  • 12. The voltage regulator as claimed in claim 9, wherein the first error amplifier comprises a first current mirror comprising first and second mirror p-channel metal-oxide-semiconductor field-effect-transistors arranged such that: the gate and drain terminals of the first mirror p-channel metal-oxide-semiconductor field-effect-transistor are connected to the gate terminal of the second mirror p-channel metal-oxide-semiconductor field-effect-transistor and the drain terminal of the first differential n-channel metal-oxide-semiconductor field-effect-transistor;the drain terminal of the second mirror p-channel metal-oxide-semiconductor field-effect-transistor is connected to the drain terminal of the second differential n-channel metal-oxide-semiconductor field-effect-transistor; andthe source terminals of the first and second mirror p-channel metal-oxide-semiconductor field-effect-transistors are connected to the input voltage.
  • 13. The voltage regulator as claimed in claim 12, wherein the second error amplifier comprises a tail transistor arranged such that its drain terminal is connected to the respective source terminals of the first and second differential p-channel metal-oxide-semiconductor field-effect-transistors and its gate terminal is connected to the gate and drain terminals of the first mirror p-channel metal-oxide-semiconductor field-effect-transistor.
  • 14. The voltage regulator as claimed in claim 13, wherein the tail transistor is a p-channel metal-oxide-semiconductor field-effect-transistor.
  • 15. The voltage regulator as claimed in claim 1, wherein the second error amplifier comprises first and second differential p-channel metal-oxide-semiconductor field-effect-transistors, arranged such that the gate terminal of the first differential p-channel metal-oxide-semiconductor field-effect-transistor is connected to the feedback voltage, and the gate terminal of the second differential p-channel metal-oxide-semiconductor field-effect-transistor is connected to the reference voltage.
  • 16. The voltage regulator as claimed in claim 15, wherein the second error amplifier further comprises a second current mirror comprising first and second mirror n-channel metal-oxide-semiconductor field-effect-transistors arranged such that: the gate and drain terminals of the first mirror n-channel metal-oxide-semiconductor field-effect-transistor are connected to the gate terminal of the second mirror n-channel metal-oxide-semiconductor field-effect-transistor and the drain terminal of the first differential p-channel metal-oxide-semiconductor field-effect-transistor;the drain terminal of the second mirror n-channel metal-oxide-semiconductor field-effect-transistor is connected to the drain terminal of the second differential p-channel metal-oxide-semiconductor field-effect-transistor; andthe source terminals of the first and second mirror n-channel metal-oxide-semiconductor field-effect-transistors are connected to ground.
Priority Claims (1)
Number Date Country Kind
1620332.5 Nov 2016 GB national
PCT Information
Filing Document Filing Date Country Kind
PCT/GB2017/053616 11/30/2017 WO 00
Publishing Document Publishing Date Country Kind
WO2018/100382 6/7/2018 WO A
US Referenced Citations (12)
Number Name Date Kind
5966004 Kadanka Oct 1999 A
6333623 Heisley et al. Dec 2001 B1
10503187 Hodge, Jr. Dec 2019 B1
20080116862 Yang et al. May 2008 A1
20100045249 Park et al. Feb 2010 A1
20130113446 De Haas May 2013 A1
20150115918 Oikarinen Apr 2015 A1
20150207406 Potanin Jul 2015 A1
20150220094 Ho Aug 2015 A1
20180136681 Chang May 2018 A1
20180181152 Lu Jun 2018 A1
20180224875 Ham Aug 2018 A1
Foreign Referenced Citations (1)
Number Date Country
102707757 Oct 2012 CN
Non-Patent Literature Citations (2)
Entry
International Search Report and Written Opinion for PCT/GB2017/053616, dated Feb. 19, 2018, 14 pages.
Search Report under Section 17(5) for GB1620332.5, dated Jul. 18, 2017, 3 pages.
Related Publications (1)
Number Date Country
20200081471 A1 Mar 2020 US