Voltage regulator

Information

  • Patent Grant
  • 11675377
  • Patent Number
    11,675,377
  • Date Filed
    Tuesday, August 23, 2022
    2 years ago
  • Date Issued
    Tuesday, June 13, 2023
    a year ago
  • Inventors
    • Usuda; Masayuki
  • Original Assignees
  • Examiners
    • Berhane; Adolf D
    Agents
    • Kim & Stewart LLP
Abstract
A voltage regulator includes an operational amplifier that compares a feedback voltage that is proportional to an output voltage and a predetermined reference voltage that corresponds to a desired output voltage. The operational amplifier controls the conduction state of an output transistor according to the comparison. A detecting circuit monitors the operating state of the operational amplifier, and in the case that the operational amplifier is not operating, outputs a signal which causes the output transistor to be placed in a non-conductive state.
Description
FIELD

The embodiment described herein relates generally to a voltage regulator for protecting a load circuit.


BACKGROUND

Conventional voltage regulators that have a configuration in which, to stabilize the output voltage, a feedback voltage that is proportional to the output voltage is compared to a reference voltage using an operational amplifier. The conductive state of an output transistor is controlled according to the results of that comparison. This configuration is useful when the input voltage is generally higher than the intended output voltage. But a voltage regulator may also be required to control output voltage even when the power supply voltage is lower than the operating range, such as at the time of power activation. For this reason, a configuration is used in which the power source voltage is monitored by a power source voltage-monitoring circuit, and the voltage regulator is started up when the power source voltage has risen to a sufficient level for the voltage regulator to operate.


However, in a method where a voltage regulator is started up only when the power source voltage becomes sufficient, the time (“start-up” time) from power activation to when the voltage regulator begins to operate becomes relatively long. There is also the problem that, by including a power source voltage-monitoring circuit with the voltage regulator circuit, the size of the semiconductor device that includes the voltage regulator circuit increases.





DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic diagram that depicts a voltage regulator circuit according to a first embodiment.



FIG. 2 is a schematic diagram that depicts a voltage regulator circuit according to a second embodiment.



FIG. 3 is a schematic diagram that depicts a voltage regulator circuit according to a third embodiment.



FIG. 4 is a schematic diagram that depicts a voltage regulator circuit according to a fourth embodiment.



FIG. 5 is a schematic diagram that depicts a voltage regulator circuit according to a fifth embodiment.



FIG. 6 is a schematic diagram that depicts a voltage regulator circuit according to a sixth embodiment.





DETAILED DESCRIPTION

According to embodiments, there is provided a voltage regulator that protects a load circuit from being exposed to a voltage that is higher than a specified operating voltage


In general, one embodiment provides a voltage regulator comprising a first power source terminal at which an input voltage can be applied and a second power source terminal at which a power source reference voltage (e.g., ground potential) can be applied. The voltage regulator has an output terminal at which an output voltage is output to a load circuit. An operational amplifier is configured to compare a predetermined reference voltage to a feedback voltage that is proportional to the output voltage and then to provide an output signal corresponding to the comparison. A detecting circuit detects an operating state of the operational amplifier and outputs a control signal corresponding to the detected operating state. An output transistor connected between the first power source terminal and the output terminal is configured to change a conductance according to the output signal from the operational amplifier and the control signal from the detecting circuit. The control signal from the detecting circuit causes the output transistor to become non-conductive when the operational amplifier is not operating while the input voltage is being applied to the first power source terminal. Thus, the control signal prevents the output transistor from being conductive when the operational amplifier is not within its operating voltage range.


Below, various embodiments are described in detail with reference to the appended drawings. However, these example embodiments are not intended to limit the scope of the present disclosure.


First Embodiment


FIG. 1 is a diagram that depicts the configuration of the voltage regulator according to a first embodiment. An input voltage VIN is supplied to a first power source terminal 1. A ground potential (power supply reference voltage) is supplied to a second power source terminal 2. An output voltage VOUT is output at an output terminal 3. A voltage-dividing circuit 7, which has a resistor 8 and a resistor 9, is connected between the output terminal 3 and the second power source terminal 2. A feedback voltage VFB that is proportional to the output voltage VREF is obtained at the connecting part of the resistors 8 and 9, that is, the feedback voltage VFB is supplied from a node between the resistors 8 and 9. A predetermined reference voltage VREF is supplied to the inverting input terminal (−) of the operational amplifier 4 via a terminal 11. That is, terminal 11 is electrically connected to the inverting input terminal (−) of the operational amplifier 4. The feedback voltage VFB, supplied from the voltage-dividing circuit 7, is supplied to the non-inverting input terminal (+) of the operational amplifier 4. A source electrode of an output transistor 5 is connected to the first power source terminal 1, and an output signal of the operational amplifier 4 is supplied to a gate electrode of the output transistor 5. The drain electrode of the output transistor 5 is connected to the output terminal 3. Output voltage VOUT at the output terminal 3 is supplied to a load circuit 10 that is connected between the output terminal 3 and the second power source terminal 2 (depicted as a ground potential).


The operational amplifier 4 compares the reference voltage VREF and the feedback voltage VFB and outputs an output signal that corresponds to that comparison. The output signal is supplied to the gate electrode of the output transistor 5, and a feedback control operation is carried out to make the feedback voltage VFB from the voltage-dividing circuit 7 and the reference voltage VREF equal by switching the conductance state of the output transistor 5 between on and off, which alters VOUT accordingly, which in turn alters VFB.


A detecting circuit 6 is connected to the operational amplifier 4. The detecting circuit 6 is a circuit that monitors the operating state of the operational amplifier 4. In a state where the input voltage VIN is being supplied to the first power source terminal 1 and the operational amplifier 4 is not operating, a signal to turn off the output transistor 5 is output from the detecting circuit 6.


In the first embodiment, even though the input voltage VIN is being supplied to the first power source terminal 1, the output transistor 5 is turned off when the operational amplifier 4 is not operating. With this, the output voltage VOUT of the output terminal 3 becomes 0 V (assuming terminal 2 is at a ground potential (0V) as depicted), and cases where an unintended high voltage that exceed the specifications of the load circuit 10 could be output from the output terminal 3 can be prevented.


For example, when there is a operating specification in which, when the input voltage VIN is 1.8 V±0.15 V, the output voltage VOUT is 1.2 V±0.1 V, a situation could occur where the operational amplifier 4 will not operate when the input voltage VIN is around 1.5 V (i.e., less than 1.8 V minus 0.15 V). But in the first embodiment, a low level signal would be supplied to the output transistor 5, which is a p-channel metal oxide semiconductor (PMOS) transistor, and the output transistor 5 would thus be turned on, and the output voltage VOUT could become a voltage around 1.5 V, which corresponds to the input voltage. Thus, even though the input voltage is lower than the normal operating range, the output voltage VOUT would exceed the desired output range of 1.2 V±0.1 V.


In the first embodiment, when the operational amplifier 4 is not operating, the output transistor 5 is turned off by detecting circuit 6. Therefore, the output voltage VOUT will equal 0V when the operational amplifier is not operating and the output voltage VOUT will not exceed a desired level.


For example, in a case where an element, such as a thin-film transistor, is used for the load circuit 10, a voltage regulator that ensures that a high voltage that exceeds the specifications is not applied is important to prevent irreversible damage to the transistor.


The voltage regulator of the first embodiment is configured so that a detecting circuit 6 detects when the operational amplifier 4 is not operating. With that detection result, the conductive state of the output transistor 5 is controlled. Because there is no need to monitor the power source voltage directly or to delay the operation of the voltage regulator until the detected power source voltage is sufficiently high, the starting up operation of the voltage regulator of the first embodiment is quick.


Second Embodiment


FIG. 2 is a diagram that depicts the second embodiment. FIG. 2 shows an embodiment with a specific example configuration of the detecting circuit 6 and the operational amplifier 4. The elements that are the same as in FIG. 1 are given the same reference numerals, and associated descriptions may be omitted.


The operational amplifier 4 of this embodiment includes a differential amplifier with the configuration depicted in FIG. 2. A PMOS transistor 40 has a source electrode connected to the first power source terminal 1, and a bias voltage VB is supplied to the gate electrode of PMOS transistor 40. The source electrodes of PMOS transistors 41 and 42 are connected to the drain electrode of the PMOS transistor 40. The drain electrode of an n-channel metal oxide semiconductor (NMOS) transistor 43 is connected to the drain electrode of the PMOS transistor 41. The source electrode of the NMOS transistor 43 is connected to the second power source terminal 2. The drain electrode of the PMOS transistor 42 is connected to the drain electrode of the NMOS transistor 44. The source electrode of the NMOS transistor 44 is connected to the second power source terminal 2. The gate electrodes of the NMOS transistors 43 and 44 have a common connection and are connected to the drain electrode of the PMOS transistor 41. The PMOS transistor 40 is the current source of the differential amplifier, and the PMOS transistors 41 and 42 are the differential pair of the differential amplifier. The NMOS transistors 43 and 44 comprise the load circuit of the differential amplifier.


A reference voltage VREF is applied to the gate of the PMOS transistor 41. The feedback voltage VFB from the voltage-dividing circuit 7 is applied to the gate of the PMOS transistor 42.


The detecting circuit 6 includes a PMOS transistor 61 with a gate electrode connected to the gate electrode of the PMOS transistor 40. The gate of the PMOS transistor 40 controls the current source of the differential amplifier. The source electrode of the PMOS transistor 61 is connected to the first power source terminal 1. A bias voltage VB is applied to the gates of PMOS transistors 40 and 61.


The detecting circuit 6 includes a PMOS transistor 62 which has a gate electrode connected to the gate electrode of the PMOS transistor 41. The source electrode of the PMOS transistor 62 is connected to the drain electrode of the PMOS transistor 61. The drain electrode of the PMOS transistor 62 is connected to the second power source terminal 2 via a resistor 64. A reference voltage VREF is applied to the gate electrodes of PMOS transistors 41 and 62.


The detecting circuit 6 further includes an amplifier circuit 65 and a PMOS transistor 63. The input terminal of the amplifier circuit 65 is connected to a node (a connecting part) between the PMOS transistor 62 and resistor 64. The output of the amplifier circuit 65 is supplied to the gate electrode of the PMOS transistor 63. The source electrode of the PMOS transistor 63 is connected to the first power source terminal 1, and the drain electrode is connected to the gate of the output transistor 5.


The output of the operational amplifier 4 is supplied to the gate electrode of the output transistor 5. The operational amplifier 4 supplies the output according to the output from the differential amplifier which is built in the operational amplifier 4. However, the details of this configuration are omitted from the figures to simplify the schematic depictions.


The gate electrode of the PMOS transistor 61 is connected to the gate electrode of the PMOS transistor 40. The gate electrode of the PMOS transistor 62 is connected to the gate electrode of the PMOS transistor 41. By making the dimensions of the PMOS transistors 40 and 61 and the PMOS transistors 41 and 62 the same, the same electric current that is applied to the PMOS transistors 40 and 41 is applied to the PMOS transistors 61 and 62 of the detecting circuit 6.


By detecting the operating state of the PMOS transistor 41 with a reference voltage applied using the detecting circuit 6 rather than by monitoring the feedback voltage VFB, which varies according to the output voltage VOUT, the operating state of the operational amplifier 4 can be reliably detected. That is, in the case that the input voltage VIN is low, the feedback voltage VFB would also becomes low. For this reason, the PMOS transistor 42 to which the feedback voltage VFB is applied is put into a state such that it can be easily turned on. In contrast, the PMOS transistor 41 which receives the reference voltage VREF, which is a fixed voltage, is difficult to turn on. When the input voltage VIN is low, the operating state of the differential amplifier, and thus the operating state of the operational amplifier 4, which includes the differential amplifier, can be reliably detected by detecting the operating state of the PMOS transistor 41.


In a state where the operational amplifier 4 is not operating, that is, when the drain current of the PMOS transistor 62 of the detecting circuit 6 is not being output, the drain of the PMOS transistor 62 and the potential of the connecting part (connecting node between PMOS transistor 62 and resistor 6) of the resistor 64 reaches a Low level. This signal is then amplified by the amplifier circuit 65 and supplied to the gate of the PMOS transistor 63. As a result, PMOS transistor 63 turns on. As a result, a voltage that is nearly equivalent to the input voltage VIN is applied to the gate of the output transistor 5. With this, the output transistor 5 turns off, and the output voltage VOUT of the output terminal 3 becomes 0 V. Therefore, when the operational amplifier 4 is in a non-operating state, the output voltage VOUT of the output terminal 3 becomes 0 V, and cases where unintended high voltages that exceed the specifications are applied to the load circuit 10 can be prevented. Further, because there is no need to monitor the power source voltage and to delay the operation of the voltage regulator until the power source voltage is sufficiently high, the starting up of the operation of the voltage regulator of the second embodiment is quick.


Third Embodiment


FIG. 3 is a diagram that depicts a third embodiment. The compositional elements that are the same as in FIG. 2 are given the same reference labels, and their associated descriptions may be omitted.


In the third embodiment, a constant current source 66 is connected to the drain of the PMOS transistor 62. In the case that a current of the PMOS transistors 61 and 62 that supply a current that corresponds to the current of the PMOS transistors 40 and 41 is not being supplied; that is, in the case that the operational amplifier 4 is not operating, the potential of the connecting part (connecting node) of the PMOS transistor 62 and the constant current source 66 reaches a Low level. This signal is amplified by the amplifier circuit 65 and is supplied to the gate electrode of the PMOS transistor 63. With this, the PMOS transistor 63 turns on, and a voltage that is nearly equivalent to the input voltage VIN is supplied to the gate electrode of the output transistor 5, and the output transistor 5 consequently turns off. With this, the output voltage VOUT of the output terminal 3 becomes 0 V. For this reason, when the operational amplifier 4 is not operating, cases where unintended high voltages that exceed the specifications are applied to the load circuit 10 can be prevented. Further, because there is no need to monitor the power source voltage and to delay the operation of the voltage regulator until the power source voltage is sufficiently high, the starting up of the operation of the voltage regulator of the third embodiment is quick.


Fourth Embodiment


FIG. 4 is a diagram that depicts a fourth embodiment. The compositional elements that are the same as the third embodiment in FIG. 3 are given the same reference labels, and their associated descriptions may be omitted.


In the fourth embodiment, the detecting circuit 6 monitors the operating state of the operational amplifier 4 by monitoring the current that is applied to the transistor of the load circuit that is connected with the differential pair of the differential amplifier of the operational amplifier 4. The detecting circuit 6 includes an NMOS transistor 67. The gate electrode of the NMOS transistor 67 is connected to the gate electrodes of the NMOS transistors 43 and 44 that comprise the load circuit of the differential amplifier of the operational amplifier 4. Regarding the NMOS transistor 67 and the NMOS transistor 43, the gate electrode of each is connected to the other, and each drain electrode of the two respective transistors 43 and 67 is connected to the second power source terminal 2, so the NMOS transistors 43 and 67 comprise a current mirror circuit. Thus, by making the dimensions of the NMOS transistor 43 and the NMOS transistor 67 the same, the same drain current is applied to the NMOS transistor 67 as is applied to the NMOS transistor 43. The drain current of the NMOS transistor 43 is equal to the drain current of the PMOS transistor 41 that is one transistor in the differential pair of the differential amplifier of the operational amplifier 4. Therefore, a current that is equivalent to the drain current of the PMOS transistor 41 is applied to the drain of the NMOS transistor 67. That is, by detecting the drain current of the NMOS transistor 67, the operating state of the operational amplifier 4 can be detected.


In the case that a current is not applied to the PMOS transistor 41, current is also not applied to the drain of the NMOS transistor 67 of the detecting circuit 6. For this reason, the potential of the connecting part (connecting node) of the NMOS transistor 67 and the resistor 69 reaches a High level. This signal is inverted by an inverter 68 and supplied to the gate of the PMOS transistor 63. With this Low level signal (i.e., inverted High level signal), the PMOS transistor 63 is put into an on state, and a voltage that is nearly equivalent to the input voltage VIN is applied to the gate electrode of the output transistor 5, causing the output transistor 5 to be turned off. With this, the output voltage VOUT of the output terminal 3 becomes 0 V.


With such an operation, when the operational amplifier 4 is not operating, cases where unintended high voltages that exceed the specifications are applied to the load circuit 10 can be prevented. Further, because there is no need to monitor the power source voltage and to delay the operation of the voltage regulator until the power source voltage is sufficiently high, the starting up of the operation of the voltage regulator of the fourth embodiment is quick.


Fifth Embodiment


FIG. 5 is a diagram that depicts a fifth embodiment. The compositional elements that are the same as the fourth embodiment of FIG. 4 are given the same reference labels, and their descriptions may be omitted. In the fifth embodiment, a constant current source 70 is connected to the drain electrode of the NMOS transistor 67. In the case that a current is not applied to the drain electrode of the NMOS transistor 43, current is also not applied to the drain electrode of the NMOS transistor 67. For this reason, the potential of the connecting part (connecting node) of the drain of the NMOS transistor 67 and the constant current source 70 reaches a High level. This signal is inverted by the inverter 68 and is applied to the gate electrode of the PMOS transistor 63. With application of this Low level signal (i.e., inverted High level signal), the PMOS transistor 63 turns on, and a voltage that is nearly equivalent to the input voltage VIN is supplied to the gate electrode of the output transistor 5, and the output transistor 5 turns off. For this reason, the output voltage VOUT of the output terminal 3 becomes 0 V, and when the operational amplifier 4 is not operating, cases where unintended high voltages that exceed the specifications are applied to the load circuit 10 can be prevented. Further, because there is no need to monitor the power source voltage and to delay the operation of the voltage regulator until the power source voltage is sufficiently high, the starting up of the operation of the voltage regulator of the fifth embodiment is quick.


Sixth Embodiment


FIG. 6 is a diagram that depicts a sixth embodiment. The compositional elements that are the same as the fifth embodiment of FIG. 5 are given the reference labels, and their descriptions may be omitted. In the sixth embodiment, the detection results of the detecting circuit 6 are fed back to the operational amplifier 4. The source/drain paths of the NMOS transistors 82 and 83 are connected between the gate electrode of the output transistor 5 and the second power source terminal 2. That is, the drain electrode of the NMOS transistor 82 is connected to the gate electrode of the output transistor 5. The source electrode of the NMOS transistor 82 is connected to the drain electrode of the NMOS transistor 83. The source electrode of the NMOS transistor 83 is connected to the second power source terminal 2. The gate electrode of the NMOS transistor 82 is connected to the drain electrode of the PMOS transistor 42. The NMOS transistors 82 and 83 comprise an output step of the operational amplifier 4. That is, the signal corresponding to the comparison results of the reference voltage VREF and the feedback voltage VFB from the differential amplifier is supplied to the output transistor 5 from the drain electrode of the NMOS transistor 82. A constant current source 80 is connected between the drain electrode of the NMOS transistor 82 and the first power source terminal 1. The output signal of the detecting circuit 6 is supplied to the gate electrode of the NMOS transistor 83.


In the case that a drain current is not applied to the PMOS transistor 41 because the drain current of the NMOS transistor 67 of the detecting circuit 6 is also not applied, the potential of the connecting part (connecting node) of the NMOS transistor 67 and the constant current source 70 reaches a High level. This signal is inverted by the inverter 68 and supplied to the gate of the NMOS transistor 83. With this, because a Low level signal (i.e., an inverted High level signal) is applied to the NMOS transistor 83, it is put into an off state. With the NMOS transistor 83 turning off, the drain current of the NMOS transistor 82 is also not applied. For this reason, the potential of the connecting part (connecting node) of the NMOS transistor 82 and the constant current source 80 reaches a High level, and the output transistor 5 turns off. With this, the output voltage VOUT of the output terminal 3 becomes 0 V. With such an operation, when the operational amplifier 4 is not operating, cases where unintended high voltages that exceed the specifications are applied to the load circuit 10 can be prevented. Further, because there is no need to monitor the power source voltage and to delay the operation of the voltage regulator until the power source voltage is sufficiently high, the starting up of the operation of the voltage regulator of the sixth embodiment is quick.


The circuit configuration described in the embodiments of FIG. 2 through FIG. 5, that is, the configuration where a control signal of the detecting circuit 6 is supplied to the gate of the PMOS transistor 63 the source/drain of which are connected between the source/gate of the output transistor 5, and the circuit configuration described in the embodiment shown in FIG. 6, that is, the configuration where the output of the detecting circuit 6 is fed back to the operational amplifier 4 and the output transistor 5 is turned off with the output signal of the operational amplifier 4, can be installed at the same time. In this configuration, the conduction of the output transistor 5 is also controlled by the output of the detecting circuit 6.


While certain embodiments have been described, these embodiments have been presented byway of example only and are not intended to limit the scope of the inventions. Indeed, the embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.

Claims
  • 1. A semiconductor device comprising: a first circuit; anda voltage regulator connected to the first circuit and including: a first terminal;a second terminal;a third terminal;a second circuit electrically connected to the first and second terminals, including a first transistor, and configured to operate according to first and second voltages both provided to the second circuit;a second transistor provided between the first and third terminals; anda third circuit including a third transistor and configured to switch a state of the second transistor between a conductive state and a non-conductive state in accordance with current flowing through the third transistor, whereinthe current flowing through the third transistor corresponds to current flowing through the first transistor, andthe current flowing through the first transistor varies in accordance with a difference between the first and second voltages, the second voltage being proportional to a third voltage of the third terminal.
  • 2. The semiconductor device according to claim 1, wherein the third transistor is directly connected to the first terminal.
  • 3. The semiconductor device according to claim 1, wherein the third transistor is directly connected to the second terminal.
  • 4. The semiconductor device according to claim 1, wherein the second circuit is a differential amplifier circuit.
  • 5. The semiconductor device according to claim 1, wherein the second circuit is an operational amplifier circuit.
  • 6. The semiconductor device according to claim 1, wherein the third transistor is electrically connected to both the first and second terminals.
  • 7. The semiconductor device according to claim 1, wherein the third circuit further comprises a fourth transistor, andthe fourth transistor is configured to switch the state of the second transistor between the conductive and non-conductive states.
  • 8. The semiconductor device according to claim 7, wherein the third transistor is electrically connected to a gate of the fourth transistor.
  • 9. The semiconductor device according to claim 7, wherein the fourth transistor is configured to switch the state of the second transistor in accordance with a signal corresponding to the current flowing through the third transistor.
  • 10. The semiconductor device according to claim 7, wherein the fourth transistor is electrically connected to a gate of the second transistor.
  • 11. The semiconductor device according to claim 10, wherein the fourth transistor is electrically connected to the first terminal.
  • 12. The semiconductor device according to 10, wherein the fourth transistor is electrically connected to the second terminal.
  • 13. The semiconductor device according to claim 7, wherein the third transistor is electrically connected to both the first and second terminals.
  • 14. The semiconductor device according to claim 1, wherein the second circuit outputs a signal to the second transistor.
  • 15. The semiconductor device according to claim 1, further comprising: a fourth circuit configured to supply, as a feedback voltage, the second voltage to the second circuit.
  • 16. The semiconductor device according to claim 15, wherein the fourth circuit is a voltage-dividing circuit and connected to the second transistor and the second terminal.
  • 17. The semiconductor device according to claim 15, wherein the fourth circuit includes a plurality of resistors.
  • 18. The semiconductor device according to claim 17, wherein the plurality of resistors comprises a first resistor and a second resistor connected to each other in series,the first resistor is directly connected to the second terminal, andthe second resistor is directly connected to the third terminal.
  • 19. The semiconductor device according to claim 18, wherein a node that connects the first and second resistors to each other has a voltage level of the feedback voltage supplied to the second circuit.
  • 20. The semiconductor device according to claim 19, wherein the second circuit includes a fifth transistor connected to the first transistor, and the feedback voltage is supplied directly to a gate of the fifth transistor.
Priority Claims (1)
Number Date Country Kind
2012-241904 Nov 2012 JP national
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 17/209,108, filed on Mar. 22, 2021, which is a continuation of U.S. patent application Ser. No. 16/786,030, filed on Feb. 10, 2020, now U.S. Pat. No. 10,955,866, issued on Mar. 23, 2021, which is a continuation of U.S. patent application Ser. No. 16/271,666, filed on Feb. 8, 2019, now U.S. Pat. No. 10,558,231, issued on Feb. 11, 2020, which is a continuation of U.S. patent application Ser. No. 15/888,438, filed on Feb. 5, 2018, now U.S. Pat. No. 10,209,724, issued on Feb. 19, 2019, which is a continuation of U.S. patent application Ser. No. 15/466,347, filed on Mar. 22, 2017, now U.S. Pat. No. 9,886,046, issued on Feb. 6, 2018, which is a division of U.S. patent application Ser. No. 14/838,069, filed on Aug. 27, 2015, now U.S. Pat. No. 9,645,592, issued on May 9, 2017, which is a division of U.S. patent application Ser. No. 14/015,990, filed on Aug. 30, 2013, now U.S. Pat. No. 9,141,120, issued on Sep. 22, 2015, which is based upon and claims the benefit of priority from Japanese Patent Application No. 2012-241904, filed Nov. 1, 2012, the entire contents of each of which are incorporated herein by reference.

US Referenced Citations (23)
Number Name Date Kind
5212616 Dhong et al. May 1993 A
7183755 Itoh et al. Feb 2007 B2
7304458 Kakinuma Dec 2007 B2
7646188 Suzuki Jan 2010 B2
8710914 Guhados et al. Apr 2014 B1
9141120 Usuda Sep 2015 B2
9645592 Usuda May 2017 B2
9886046 Usuda Feb 2018 B2
10209724 Usuda Feb 2019 B2
10558231 Usuda Feb 2020 B2
10955866 Usuda Mar 2021 B2
11429126 Usuda Aug 2022 B2
20020118568 Tanzawa Aug 2002 A1
20040130305 Agari et al. Jul 2004 A1
20040245975 Tran et al. Dec 2004 A1
20070268008 Gicquel et al. Nov 2007 A1
20080180071 Moraveji Jul 2008 A1
20100181972 Kawagoshi Jul 2010 A1
20110121890 Kikuchi May 2011 A1
20120098513 Terada et al. Apr 2012 A1
20130038314 Nakashima Feb 2013 A1
20140266118 Chern et al. Sep 2014 A1
20140340067 Zhong et al. Nov 2014 A1
Foreign Referenced Citations (3)
Number Date Country
H06-59910 Aug 1994 JP
2007-128454 May 2007 JP
2008-204018 Sep 2008 JP
Non-Patent Literature Citations (1)
Entry
Japanese Office Action dated Dec. 15, 2015, filed in Japanese counterpart Application No. 2012-241904, 9 pages (with translation).
Related Publications (1)
Number Date Country
20220404851 A1 Dec 2022 US
Divisions (2)
Number Date Country
Parent 14838069 Aug 2015 US
Child 15466347 US
Parent 14015990 Aug 2013 US
Child 14838069 US
Continuations (5)
Number Date Country
Parent 17209108 Mar 2021 US
Child 17893772 US
Parent 16786030 Feb 2020 US
Child 17209108 US
Parent 16271666 Feb 2019 US
Child 16786030 US
Parent 15888438 Feb 2018 US
Child 16271666 US
Parent 15466347 Mar 2017 US
Child 15888438 US