Claims
- 1. A voltage-to-current circuit comprising:
first and second differential input nodes; a first transconductance amplifier including n-channel transistors having gates coupled to the first and second differential input nodes; and a first current mirror coupled to the n-channel transistors, the first current mirror including p-channel transistors.
- 2. The voltage-to-current circuit of claim 1 further comprising:
a second transconductance amplifier including p-channel transistors having gates coupled to the first and second differential input nodes.
- 3. The voltage-to-current circuit of claim 2 further comprising a second current mirror coupled to the p-channel transistors.
- 4. The voltage-to-current circuit of claim 3 further comprising a common gate output stage coupled to the first and second transconductance amplifiers.
- 5. The voltage-to-current circuit of claim 1 wherein the first transconductance amplifier comprises:
a first n-channel transistor having a gate coupled to the first differential input node; and a second n-channel transistor having a gate coupled to the second differential input node.
- 6. The voltage-to-current circuit of claim 5 wherein the first current mirror comprises:
a diode connected p-channel transistor coupled to the first n-channel transistor to generate a substantially constant current; and a second p-channel transistor having a gate coupled in common with a gate of the diode connected p-channel transistor, the second p-channel transistor being coupled to the second n-channel transistor and to an output node of the first transconductance amplifier, such that a voltage differential between the first and second differential input nodes causes an output current to flow in the output node of the first transconductance amplifier.
- 7. The voltage-to-current circuit of claim 6 further comprising:
a second transconductance amplifier coupled to the first and second differential input nodes, the second transconductance amplifier having an output node; and a common gate output stage coupled between the output node of the first transconductance amplifier and the output node of the second transconductance amplifier.
- 8. The voltage-to-current circuit of claim 7 wherein the common gate output stage comprises:
a bias circuit having a bias node; and a complementary pair of series connected transistors coupled between the output node of the first transconductance amplifier and the output node of the second transconductance amplifier, the second complementary pair having gates coupled in common with the bias node of the bias circuit.
- 9. The voltage-to-current circuit of claim 8 wherein the bias circuit comprises:
a second complementary pair of series connected transistors coupled between an upper power supply node and a lower power supply node, the first complementary pair having gates coupled together and to a junction formed between the first complementary pair and to the bias node.
- 10. A voltage-to-current circuit comprising:
a first transconductance amplifier to source a first current when a positive voltage differential exists between a pair of differential input nodes; a second transconductance amplifier to sink a second current when a negative voltage differential exists between the pair of differential input nodes; and an output stage coupled between the first transconductance amplifier and an output node, and coupled between the second transconductance amplifier and the output node.
- 11. The voltage-to-current circuit of claim 10 wherein the first transconductance amplifier comprises:
a first input stage having n-channel transistors with gates coupled to the pair of differential input nodes; and a first current mirror coupled to the n-channel transistors, such that the first current is substantially equal to a difference between a current in the first current mirror and a current in the first input stage.
- 12. The voltage-to-current circuit of claim 11 wherein the output stage comprises a complementary pair of transistors coupled between the first and second transconductance amplifiers, the output node being formed at a junction between the complementary pair of transistors.
- 13. The voltage-to-current circuit of claim 12 further including a bias circuit to bias the complementary pair of transistors.
- 14. The voltage-to-current circuit of claim 13 wherein the bias circuit comprises a second complementary pair of transistors coupled between a positive supply node and a negative supply node, wherein gates of the first pair of complementary transistors are coupled in common with gates of the second pair of complementary transistors.
- 15. The voltage-to-current circuit of claim 11 wherein the second transconductance amplifier comprises:
a second input stage having p-channel transistors with gates coupled to the pair of differential input nodes; and a second current mirror coupled to the p-channel transistors, such that the second current is substantially equal to a difference between a current in the second current mirror and a current in the second input stage.
- 16. The voltage-to-current circuit of claim 15 wherein the output stage comprises:
first and second complementary pairs of transistors with gates coupled in common, the first complementary pair of transistors coupled in series between the first and second transconductance amplifiers, such that the output node is formed at a junction between the first complementary pair of transistors.
- 17. The voltage-to-current circuit of claim 16 wherein the second complementary pair of transistors is coupled in series between an upper supply node and a lower supply node, the second complementary pair of transistors having gates coupled in common with the gates of the first complementary pair of transistors.
- 18. A phase lock loop circuit comprising:
a voltage controlled oscillator to generate a differential signal on two nodes; and a phase detector to compare a phase of the differential signal and a phase of a received signal, the phase detector including a sampling circuit to periodically sample voltage values on the two nodes, and a linear voltage-to-current converter responsive to the voltage values to create a control voltage for the voltage controlled oscillator.
- 19. The phase lock loop of claim 18 wherein the linear voltage-to-current converter comprises:
a first transconductance amplifier to source current when a positive difference exists between the voltage values; and a second transconductance amplifier to sink current when a negative difference exists between the voltage values.
- 20. The phase lock loop of claim 19 further comprising an output stage with series connected transistors having gates coupled in common.
- 21. The phase lock loop of claim 18 wherein the sampling circuit is configured to sample the voltage values at a transition point of the received signal.
- 22. An integrated circuit including a phase lock loop circuit to reduce a phase difference between first and second clock signals, the phase lock loop circuit comprising:
a voltage-to-current circuit to influence a voltage on a capacitor; a voltage controlled oscillator responsive to the voltage on the capacitor to produce the second clock signal; and a sampling circuit responsive to the first and second clock signals to generate two voltage values, a difference of the two voltage values being a function of the phase difference between the first and second clock signals.
- 23. The integrated circuit of claim 22 wherein:
the voltage controlled oscillator generates the second clock signal as a differential signal; and the sampling circuit samples the differential signal at transition points of the first clock signal to generate the two voltage values.
- 24. The integrated circuit of claim 22 wherein:
the first clock signal is received as a differential signal; and the sampling circuit samples the differential signal at transition points of the second clock signal to generate the two voltage values.
- 25. The integrated circuit of claim 22 wherein the voltage-to-current circuit comprises:
a first transconductance amplifier to source a first current when a positive voltage differential exists between the two voltage values; a second transconductance amplifier to sink a second current when a negative voltage differential exists between the two voltage values; and an output stage coupled between the first transconductance amplifier and the capacitor, and coupled between the second transconductance amplifier and the capacitor.
- 26. The integrated circuit of claim 25 wherein the first transconductance amplifier comprises:
a first input stage having n-channel transistors with gates to receive the two voltage values; and a first current mirror coupled to the n-channel transistors, such that the first current is substantially equal to a difference between a current in the first current mirror and a current in the first input stage.
- 27. The integrated circuit of claim 26 wherein the output stage comprises a complementary pair of transistors coupled between the first and second transconductance amplifiers, an output node being formed at a junction between the complementary pair of transistors, the output node being coupled to the capacitor.
- 28. The integrated circuit of claim 27 wherein the output stage further comprises a second complementary pair of transistors coupled between a positive supply node and a negative supply node, wherein gates of the first pair of complementary transistors are coupled in common with gates of the second pair of complementary transistors.
- 29. A phase lock loop circuit comprising:
a voltage controlled oscillator to generate a differential signal on first and second differential nodes; and a linear voltage-to-current converter to create a control voltage for the voltage controlled oscillator in response to the differential signal, the linear voltage-to-current converter including:
a first transconductance amplifier including n-channel transistors having gates coupled to be responsive to voltages sampled on the first and second differential nodes; a first current mirror coupled to the n-channel transistors, the first current mirror including p-channel transistors; a second transconductance amplifier including p-channel transistors having gates coupled to be responsive to voltages sampled on the first and second differential nodes; a second current mirror coupled to the p-channel transistors; and a common gate output stage coupled to the first and second transconductance amplifiers.
- 30. The phase lock loop circuit of claim 29 further comprising a sampling circuit coupled between the first and second differential nodes and the first and second transconductance amplifiers, the sampling circuit being configured to periodically sample voltage values on the first and second differential nodes in response to a clock signal.
- 31. The phase lock loop circuit of claim 30 wherein the sampling circuit is configured to sample the voltage values at a transition point of a received signal.
- 32. The phase lock loop circuit of claim 30 further comprising a frequency divider coupled to divide the frequency on the first and second differential nodes.
- 33. An integrated circuit including a phase lock loop circuit to reduce a phase difference between first and second clock signals, the phase lock loop circuit comprising:
a voltage-to-current circuit to influence a voltage on a capacitor; a voltage controlled oscillator responsive to the voltage on the capacitor to produce the second clock signal; and a sampling circuit responsive to the first and second clock signals to generate two voltage values; wherein the voltage-to-current circuit includes:
a first transconductance amplifier to source a first current when a positive voltage differential exists between the two voltage values, wherein the first transconductance amplifier comprises a first input stage having n-channel transistors with gates coupled to be responsive to the two voltage values, and a first current mirror coupled to the n-channel transistors, such that the first current is substantially equal to a difference between a current in the first current mirror and a current in the first input stage; a second transconductance amplifier to sink a second current when a negative voltage differential exists between the two voltage values; and an output stage coupled between the first transconductance amplifier and the capacitor, and coupled between the second transconductance amplifier and the capacitor, wherein the output stage comprises a first complementary pair of transistors coupled between the first and second transconductance amplifiers, the capacitor being coupled to a junction between the first complementary pair of transistors.
- 34. The integrated circuit of claim 33 wherein:
the voltage controlled oscillator is configured to generate the second clock signal as a differential signal; and the sampling circuit is configured to sample the differential signal at transition points of the first clock signal to generate the two voltage values.
- 35. The integrated circuit of claim 34 wherein the output stage further comprises a second complementary pair of transistors coupled between a positive supply node and a negative supply node, wherein gates of the first pair of complementary transistors are coupled in common with gates of the second pair of complementary transistors.
- 36. The integrated circuit of claim 33 wherein:
the sampling circuit is configured to receive the first clock signal as a differential signal; and the sampling circuit is configured to sample the differential signal at transition points of the second clock signal to generate the two voltage values.
- 37. The integrated circuit of claim 36 wherein the output stage further comprises a second complementary pair of transistors coupled between a positive supply node and a negative supply node, wherein gates of the first pair of complementary transistors are coupled in common with gates of the second pair of complementary transistors.
Parent Case Info
[0001] This application is a divisional of application U.S. Ser. No. 09/735,858, filed on Dec. 13, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09735858 |
Dec 2000 |
US |
Child |
10146689 |
May 2002 |
US |