Brian Henderson & Laszlo Gal, 5 V Compatibility With 3.3 V-Only CMOS ASICs, Microelectronics Journal, vol. 23, No. 8, 1992, (pp. 577-580). |
Nora Maene, et al., On Chip Electrostatic Discharge Protections For Inputs, Outputs and Supplies of CMOS Circuits; EOS/ESD Symposium 92-231, date unknown, (pp. 5B.1.-5B1.6). |
Marcel J.M. Pelgrom & E. Carel Dijkmans, A 3/5 V Compatible 1/O Buffer, IEEE Journal of Solid-State Circuits, vol. 30, No. 7, Jul. 7, 1995, (pp. 823-825). |
Makoto Takahashi, et al. 3.3V-5V Compatible I/O Circuit Without Thick Gate Oxide, IEEE 1992 Custom Integrated Circuits Conference, 1992, (pp. 23.3.1-23.3.4). |
Steven H. Voldman, ESD Protection in a Mixed Voltage Interface and Multi-Rail Disconnected Power Grid Environment in 0.50 -and 0.25 .mu.m Channel Length CMOS Technologies, EOS/ESD Symposium 94-125, date unknown, (pp. 3.4.1-3.4.10). |