The present invention relates to wafer level chip scale packaging and more particularly to such chip scale packaging utilising vacuum injection molding for optoelectronic components.
Traditional integrated circuit (IC) technology utilised bond wires to electrically couple contact pads on a surface of the IC die to external electrical circuitry such as the pins of a dual in-line or flat package. This however puts an unreasonable limit on the number of connections that can be made. To facilitate an increased number of connections, so-called ball grid array packaging (BGA) technologies were introduced. In a typical BGA application, the entire lower surface (often referred as the “front face”) of a device is used to accommodate pads to which solder balls are attached. The pads are coupled to the IC whilst the solder balls in turn allow the device to be secured to, for example, a printed circuit board (PCB) with a matching pattern of copper pads.
In order to further increase the density of interconnection pins, a technology known as Embedded (or Extended) Wafer Level Ball Grid Array (eWLB) has more recently been introduced. eWLB takes advantage of wafer-level packaging (WLP) technology which allows packaging of an integrated circuit whilst still part of the wafer. Unlike WLP however, eWLB, does not create the package on a silicon wafer. Rather, it creates an artificial wafer. A front-end processed silicon wafer is diced and the singulated chips placed on a carrier. In some cases, a mix of singulated chip types are placed together on a carrier. The gaps between the singulated chips on the carrier are filled with a casting compound such that the entire structure forms single artificial wafer containing the multiple singulated chips. By subsequently removing the carrier leaving the encased singulated chips, electrical connections from the chip pads on the front face to the interconnects can be made using, for example, thin-film technology. Connections to interconnect chips to one another can also be provided. The completed artificial wafer can then be diced to provide individual devices. This approach allows for the “fan-out” of connections to a ball grid array, increasing the number of interconnects that can be made between a chip and external circuitry.
Whilst these eWLB technologies work well with many chip types, challenges arise where chips comprise electrical contact pads on a top or “rear” face the chip, either in addition to the pads on the front face or instead of these front face pads. Such rear face pads are often present in the case of optoelectronics chips including chips designed to operate as optical sensors. Chips of this type require so-called two-sided access (TSA) eWLB. U.S. Pat. No. 9,177,884 describes such an access solution and involves growing out metal “stamps” from electrical conductors on the rear faces of the chips prior to singulation. After the chips have been singulated and attached to the carrier, the chips are encapsulated within a polymer mold material. The material is then ground back to expose the various metal stamps which are now all at the same level. Thin film technology is used as with the known eWLB process to extend out the pads on the front face and to interconnect different chips. Holes are drilled through the mold material and the holes filled with a conductive material to electrically connect the extended pads on the front face to the rear face with conductive vias. Solder balls are attached to the tops of the conductive vias (at the rear face) and to the exposed metal stamps, thus creating ball array on the rear face. The artificial wafer can then be diced to provide singulated artificial chips. Chips of this type are referred to as Through Substrate Via (TSV) chips.
Singulated TSV chips may require further packaging, for example in order to incorporate passive optical components such as lenses and light guiding channels. The paper “Selective over-molding of a CMOS TSV wafer with the flexible 3D integration of components and sensors”, Johan Hamelink et al, 2017, 19th Electronics Packaging Technology Conference, describes a process referred to as “film assisted molding and dynamic insert technology” which involves locating a chip between upper and lower molds, whilst using a tool to apply selective pressure to an upper surface zone of the chip which must remain open following molding. With pressure applied by the tool, molten polymer is injected into the space between the two molds and cured to encapsulate the chip whilst leaving the upper surface zone clear of polymer. The process of
According to a first aspect of the present invention there is provided a method of fabricating one or more optoelectronic devices each comprising at least one passive optical component, for example lenses. The method comprises (a) providing a first carrier, (b) adhering a plurality of integrated circuit devices onto a surface of the first carrier to fix the integrated circuit devices to the first carrier, and (c) depositing an optical molding material onto a plurality of molds of a second carrier. The method further comprises (d) aligning and configuring said first and second carriers such that the optical molding material contacts respective zones of the plurality of integrated circuit devices, (e) curing the optical molding material to form a plurality of said passive optical components attached to said zones, (f) injecting a polymer compound into a space between said first and second carriers and curing said polymer compound, (g) removing said second carrier to leave the plurality of optical components fixed to the integrated circuit devices, and (h) removing the integrated circuit devices, polymer compound and passive optical components from the first carrier to provide a wafer package.
Step (b) may comprise adhering said plurality of integrated circuit devices onto said surface of the first carrier using an adhesive, for example a soluble adhesive, or an adhesive tape. The adhesive may be a water soluble adhesive and the method comprises, following step (h), removing the adhesive, or any residual adhesive, using water.
Following step (h), the wafer package may be sub-divided or diced to provide a plurality of said optoelectronic devices. This may be single component devices, dual component devices (e.g. with emitter and receiver), or multi-component devices.
The plurality of integrated circuits may be mechanically and electrically coupled to a first surface of a planar substrate, for example a silicon substrate, with solder bumps provided on an opposed second surface of the substrate and through substrate vias to provide electrical coupling between the solder bumps and the integrated circuits, and step (b) comprises abutting said second surface against said surface of the first carrier so that the solder bumps are in contact with a soluble adhesive. The surface of the first carrier may define a plurality of wells into which said soluble adhesive is deposited.
Alternatively, the method may comprise, after step (h), attaching the wafer package to a first surface of a Printed Circuit Board, PCB, to provide a composite structure, the PCB being provided with solder bumps on a second, opposed surface of the PCB and through PCB vias for electrically coupling the solder bumps to said first surface and thereby to integrated circuit devices of the wafer package. The method may comprise using a conductive adhesive on conductive pads, provided on said first surface of the PCB, and a non-conductive adhesive on other areas of the first surface, to attach the wafer package to the PCB.
The plurality of integrated circuits may be mechanically and electrically coupled to a first surface of a planar substrate, for example a silicon substrate, with through substrate vias providing electrical coupling between said integrated circuit components and said PCB. After attaching the wafer package to the PCB, the composite structure may be sub-divided or diced to provide a plurality of said optoelectronic devices.
The method may comprise, between steps (g) and (h), scribing said polymer compound between the integrated circuit devices.
The polymer compound may at least partially surround the passive optical components to provide additional mechanical support for those components.
According to a second aspect of the present invention there is provided a discrete optoelectronics device comprising at least one integrated circuit device, a substantially planar substrate having a first surface to which the or each optoelectronics component is fixed, and one or more solder bumps located on a second, opposed surface of the substrate and being electrically coupled to the or each optoelectronics component through said substrate. The device further comprises one or more passive optical components adhered to a surface of the or each integrated circuit device, and a polymer partially surrounding the or each integrated circuit device above the substrate. The polymer may, optionally, provide mechanical coupling of the or each optoelectronics component to the substrate.
The device may comprise two or more passive optical components having different optical properties. For example, the device may comprise two integrated circuit devices, one being a light emitter and one being a light receiver, such that the two integrated circuit devices are held together by said polymer.
The substrate may comprise a silicon substrate with said first and second surfaces being surfaces of the silicon substrate.
The substrate may alternatively comprise a silicon substrate providing said first surface and a Printed Circuit Board, PCB, fixed to an opposed surface of the silicon substrate, said second surface being an opposed surface of the PCB.
According to a third aspect of the present invention there is provided a discrete optoelectronics device produced using the method of the above first aspect of the invention.
A process for over-molding Through Substrate Via (TSV) chips at the wafer level will now be described. A process applicable to single component on silicon wafer with bottom solder bumps is illustrated in
Referring now to
A jetting tool 17 is used to inject lens forming compound 17a (for example an optically clear epoxy) onto each of the lens molds 15. As is further illustrated in
The second carrier 13 is then removed by peeling off the remaining structure 21, leaving the polymer 20 attached to the first carrier 4. A laser is used to etch through the polymer between the optoelectronics devices and also surrounding the wafer 7. This is illustrated in
A heat resistant tape 24 is then aligned with the structure 21 as shown in
As shown in
As indicated above, the lens array 18 and array of optoelectronic components may not have a one-to-one correspondence. For example, two or more lenses and/or other passive optical components may be provided for each optoelectronic component, or passive optical components may not be provided for all optoelectronic components.
Whilst the process described above is in the context of single component optoelectronic devices, a similar process may be used to produce multi-component optoelectronics devices.
As we are concerned here with dual component optoelectronics devices, pairs of previously singulated devices (emitters and receivers) 107a,107b are arranged in an array over the prepared first carrier 100—
The lenses or other passive optical components 109 are formed on a second carrier 110 using a process similar to that already described with respect to
Polymer 111 is injected into the cavity formed between the first and second carriers through one of the holes 104 as shown in
The process steps illustrated in
The embodiments described above are concerned with the packaging of optoelectronics devices on silicon with through silicon vias connecting the circuits to the solder bumps. An alternative connection technology involves the fixing of the circuits to Printed Circuit Boards (PCBs) with vias extending through the PCBs to couple the circuits to solder bumps provided on the bases of the PCBs.
As with the previously described processes, an array of passive optical components 206 are formed using a second carrier 207 and the first and second carriers brought into contact as shown in
A process for fabricating dual components devices is illustrated in
It will be appreciated by those of skill in the art that various modifications may be made to the above described embodiments without departing from the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2007232.8 | May 2020 | GB | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/SG2021/050237 | 4/29/2021 | WO |