Claims
- 1. An integrated circuit for analog to digital conversion comprising:
- a plurality of unit capacitors, wherein the value of each unit capacitor has a nonlinear spatial component determined by the location of the unit capacitor on the integrated circuit;
- a plurality of array capacitors, each array capacitor comprising a selected group of unit capacitors, wherein the unit capacitors that make up each array capacitor are selected based upon the nonlinear spatial component in the unit capacitance value.
- 2. The integrated circuit of claim 1 wherein each unit capacitor comprises a top metal capacitor plate, a bottom metal capacitor plate, and a capacitor dielectric separating the top and bottom metal capacitor plates.
- 3. The integrated circuit of claim 1 wherein the value of each unit capacitor also has a linear spatial component and the unit capacitors that make up each array capacitor are selected also based upon the linear spatial component.
- 4. The integrated circuit of claim 1 wherein the values of the array capacitors are related to each other such capacitance C.sub.j for each array capacitor is a preselected function C.sub.j,j>1 .congruent..function.(C.sub.j-1) for another device and the unit capacitors that make up each array capacitor are selected so that a ratio nonlinear spatial component of array capacitor C.sub.j to the nonlinear spatial component of array capacitor C.sub.j-1 is substantially equal to the ratio C.sub.j :C.sub.1.
- 5. A method for arranging a number (N) of devices D on a circuit chip, wherein the devices are related to each other such that a device parameter P.sub.j for each device D.sub.j is a preselected function P.sub.j,j>1 .congruent..function.(P.sub.j-1) of the device parameter P.sub.j-1 for another device D.sub.j-1, the method for arranging comprising the steps of:
- providing a plurality of unit devices D.sub.u on the chip wherein each unit device D.sub.u has a parametric value of P.sub.u ;
- determining a linear component of variation V1 for each unit device D.sub.u wherein the V1 is function of spatial location of D.sub.u on the chip;
- determining a nonlinear component of variation V2 for each of unit devices D.sub.u wherein the V2 is function of spatial location of D.sub.u on the chip; and
- grouping the plurality of unit devices into N sets such that each set forms one of the number of devices D.sub.j, each set j is chosen to have a parametric value P.sub.j satisfying the equation P.sub.j,(1<j.ltoreq.N) .congruent..function.(P.sub.j-1), and at least one set comprises unit devices chosen such that .SIGMA.V2.sub.j .congruent..function.(.SIGMA.V2.sub.j-1).
- 6. The method of claim 5 wherein the function P.sub.j,j>1 =.function.(P.sub.j-1) is P.sub.j,j>1 =2*(P.sub.j-1) and the members of the at least one set are chosen such that .SIGMA.V2.sub.j .congruent.2*(.SIGMA.V2.sub.j-1).
- 7. The method of claim 5 wherein the function P.sub.j,j>1 =.function.(P.sub.j-1) is P.sub.j,j>1 =x.sup.(P.sbsp.j-1 .sup.) and the members of the at least one set are chosen such that .SIGMA.V2.sub.j .congruent.x.sup.(.SIGMA.V2.sbsp.j-1.sup.).
- 8. The method of claim 5 wherein the devices are capacitors and the device parameter is capacitance.
- 9. The method of claim 5 wherein the step of determining a performance variation further comprises:
- measuring P.sub.u of each D.sub.u for a plurality of chips;
- calculating the covariance of P.sub.u with spatial location; and
- identifying the variance function V2 that describes a relationship between the measured P.sub.u and the spatial location of each unit device on the chip for each of the plurality of chips to a preselected degree of accuracy.
- 10. The method of claim 9 wherein the step of grouping comprises:
- calculating a mean value of V2, (V2), for all of the measured unit devices D.sub.u ;
- selecting a first set of unit devices such that the first set forms the device D.sub.1 having P.sub.1 .congruent.P.sub.u and V2.sub.1 .congruent.(V2);
- selecting a second set of unit devices such that the second set forms the device D.sub.2 having P.sub.2 .congruent..function.(P.sub.1), and .SIGMA.V2.sub.2 .congruent..function.(.SIGMA.V2.sub.1); and
- sequentially selecting each larger set of unit devices to form devices D.sub.3 through D.sub.N such that P.sub.j .congruent..function.(P.sub.j-1), and .SIGMA.V2.sub.j .congruent..function.(.SIGMA.V2.sub.j-1), where j is an integer from 3 to N.
- 11. The method of claim 5 wherein the second component of variation includes linear terms and quadratic terms.
- 12. A binary weighted array of capacitors comprising:
- a first set of unit capacitors having a capacitance of C.sub.u wherein C.sub.u comprises a linear spatial component and a nonlinear spatial component;
- a second set of unit capacitors having a capacitance of C.sub.2 =2 (C.sub.1);
- a third set of unit capacitors having a capacitance of C.sub.3 =2 (C.sub.2);
- a fourth set of unit capacitors having a capacitance of C.sub.4 =2 (C.sub.3); and
- a fifth set of unit capacitors having a capacitance of C.sub.5 =2 (C.sub.4).
- 13. The array of capacitors of claim 12 wherein at least one of the sets of unit capacitors comprise non-adjacent subgroups of unit capacitors that are distributed throughout the array of capacitors.
- 14. The array of capacitors of claim 12 wherein at least one of the sets of unit capacitors is not adjacent to an edge of the array.
Parent Case Info
This application claims priority under 35 USC .sctn. 119(e)(1) of provisional application No. 60/033,138 filed Dec. 20, 1996.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5734583 |
Shou et al. |
Mar 1998 |
|