In U.S. Pat. No. 4,985,643 a speed enhancement technique for CMOS circuits is disclosed. In the series of logic stages, nodes in the signal path of a pulse are set by preceding logic stages, then reset by feedback from subsequent logic stages. This eliminates the capacitive burden of resetting any given node from the input signal to allow substantially all of the input signal to be employed in setting the nodes to an active state rather than wasting part of the signal in turning off the reset path. The technique is illustrated as applied to RAM circuits.
A novel VCO topology based on Post-charged circuit principles is herein disclosed. Unlike the generic ring-oscillator VCO (RO-VCO) known in the art, which is formed by an odd number of inverting buffers, the proposed Post-charged VCO (PC-VCO) comprises any number of non-inverting stages.
The minimum oscillation period of the disclosed PC-VCO equals the delay through two non-inverting domino stages with excellent duty-cycle. The PC-VCO can also generate In- and Quadrature-phase clocks with high accuracy. Neither such high oscillation frequency nor the generation of I and Q phases are (easily) attainable with standard CMOS ring-oscillators.
For the present invention to be easily understood and readily practiced, the present invention will now be described, for purposes of illustration and not limitation, in conjunction with the following figures.
The following describes a preferred embodiment of our invention. One possessing ordinary skill in the art will understand that the given assumptions are not limiting, and that various parameters can be varied while still practicing the disclosed invention.
On the falling edge of RST, the NOR gates are “enabled,” and contemporaneously, a short, high-going pulse is generated at node RSTP, which causes Pφ0 to rise. This rising edge at node Pφ0 discharges the weakly-held Pφ90B to ground. Pφ90 rises, and contemporaneously, the strong MPR0, responsive to the falling edge of Pφ90B, “post-charges” or resets node Pφ0B to VDD driving Pφ0 to ground. The PMOS device gated by the static reset signal, RST, of the NOR gate, is made large, and thus, the NOR gate when RST is low has a delay quite close to that of an inverter. One possessing ordinary skill in the art will understand that the NOR gates may be replaced by other combinatorial logic gates while still practicing the present invention.
In sequence, and unless RST is asserted, Pφ0, Pφ90, Pφ180, Pφ270, Pφ0, Pφ90, . . . indefinitely generate pulses whose rising edges are precisely spaced by the delay through the pull-down of a weakly-held post-charged node and the succeeding “enabled NOR,” i.e., inverter.
The non-overlapping Pφ0, Pφ90, Pφ180, Pφ270 pulses are used to generate the full-rate (
When the VCO is placed in a PLL loop, VCNTL is adjusted so as to lock the VCO frequency to a multiple of the incoming reference frequency. Instead of a variable VCNTL driving single NMOS devices in the VCO, the circuit can employ a plurality of NMOS devices, a number of which are turned on to adjust the VCO frequency.
The sheer speed advantage of domino circuits over their CMOS counterpart and, in this case, the superior topology of the PC-VCO in comparison to the RO-VCO, allow for significantly lowered supply levels at the same operating frequency.
The present application claims priority from U.S. application Ser. No. 61/143,671 filed Jan. 9, 2009, and entitled Wide-band Low-Voltage IQ-generating Ring-oscillator-based CMOS VCO, the entirety of which is hereby incorporated by reference for all purposes.
Number | Date | Country | |
---|---|---|---|
61143671 | Jan 2009 | US |