Claims
- 1. An output driver circuit to drive a signal out from an output terminal, the output driver circuit having an input configured to receive the signal and an output configured to drive the signal to the output terminal, the output driver circuit comprising:
an output transistor circuit coupled to the output terminal; a sensing circuit coupled to the output terminal to indirectly monitor a current condition at the output terminal; a current generator circuit coupled to the output terminal and configured to provide substantially the same magnitude of the current flowing through the sensing transistor having an opposite polarity than that of the sensing transistor current; a current equalization circuit configured to equalize the current flowing from the output terminal into the current generator circuit with the current flowing from the sensing transistor into the output terminal; and a replicating circuit configured to generate a replicated current proportional to the output current.
- 2. The output driver circuit of claim 1, wherein the output transistor circuit comprises:
a first MOSFET having a first gate terminal configured to receive the signal, a first source terminal coupled to a first potential and a first drain terminal coupled to the output terminal.
- 3. The output driver circuit of claim 1, wherein the sensing circuit further comprises:
a second MOSFET having a second gate terminal coupled to the first gate terminal, a second source terminal coupled to a first potential and a second drain terminal coupled to the output terminal.
- 4. The output driver circuit of claim 1, the current generator circuit including a current generator input and a current generator output, wherein the current generator further comprises:
a third MOSFET having a third source terminal coupled to the output terminal and a third drain terminal configured as the current generation output.
- 5. The output driver circuit of claim 4, wherein a third gate terminal of the third MOSFET is coupled to a third drain terminal.
- 6. The output driver circuit of claim 4, wherein the current equalization circuit comprises:
a first current mirror circuit; and a second current mirror circuit.
- 7. The output driver circuit of claim 6, wherein the first current mirror circuit further comprises:
a fourth MOSFET having a fourth gate terminal coupled to a first gate terminal and a fourth source terminal coupled to a first potential; and a fifth MOSFET having a fifth gate terminal coupled to a third gate terminal and a fifth source terminal coupled to a fourth drain terminal.
- 8. The output driver circuit of claim 6, wherein the first current mirror circuit further comprises:
a fourth MOSFET having a fourth gate terminal coupled to a first gate terminal and a fourth source terminal coupled to a first potential; a fifth MOSFET having a fifth gate terminal coupled to a third gate terminal and a fifth source terminal coupled to a fourth drain terminal; a twelfth MOSFET having a twelfth gate terminal coupled to the fourth gate terminal and a twelfth source coupled to the first potential; and a thirteenth MOSFET having a thirteenth gate terminal coupled to the fifth gate terminal and a thirteenth source coupled to a twelfth drain terminal.
- 9. The output driver circuit of claim 7, wherein second current mirror circuit comprises:
a sixth MOSFET having a sixth drain terminal coupled to the third drain terminal and a sixth source terminal coupled to a second potential; and a seventh MOSFET having a seventh gate terminal coupled to a sixth gate terminal, a seventh source terminal coupled to the second potential, and a seventh drain terminal coupled to a fifth drain terminal.
- 10. The output driver circuit of claim 9, wherein the seventh gate terminal is coupled to the seventh drain terminal.
- 11. The output driver circuit of claim 8, wherein second current mirror circuit comprises:
a sixth MOSFET having a sixth drain terminal coupled to the third drain terminal; a fourteenth MOSFET having a fourteenth gate terminal coupled to a sixth gate terminal and a fourteenth drain terminal coupled to a thirteenth drain terminal; a seventh MOSFET having a seventh gate terminal coupled to the sixth gate terminal and a seventh drain terminal coupled to a fifth drain terminal; a fifteenth MOSFET having a fifteenth gate terminal and a fifteenth drain terminal coupled to a sixth source terminal and a fifteenth source terminal coupled to a second potential; a sixteenth MOSFET having a sixteenth gate terminal, a sixteenth drain terminal coupled to a fourteenth source terminal and a sixteenth source terminal coupled to the second potential; and a seventeenth MOSFET having a seventeenth gate terminal coupled to the sixteenth gate terminal, a seventeenth drain terminal coupled to a seventh source terminal and a seventeenth source terminal coupled to the second potential.
- 12. The output driver circuit of claim 11, wherein the fourteenth gate terminal is coupled to the fourteenth drain terminal and a fifteenth gate terminal.
- 13. The output driver circuit of claim 11, wherein the seventeenth gate terminal is coupled to the seventh drain terminal.
- 14. The output driver circuit of claim 2, wherein the replicating circuit comprises:
an eighth MOSFET having an eighth source terminal coupled to a first potential and an eighth gate terminal coupled to the first gate terminal.
- 15. The output driver circuit of claim 14, further comprising:
a ninth MOSFET having a ninth source terminal coupled to an eighth drain terminal, where the ninth source terminal is configured to have the same voltage level as at the second drain terminal.
- 16. An output driver circuit to drive a signal out from an output terminal, the output driver circuit having an input configured to receive the signal and an output configured to drive the signal to the output terminal, the output driver circuit comprising:
a first MOSFET having a first gate terminal configured to receive the signal, a first source terminal coupled to a first potential and a first drain terminal coupled to the output terminal; a second MOSFET having a second gate terminal coupled to the first gate terminal, a second source terminal coupled to the first potential and a second drain terminal coupled to the output terminal; a third MOSFET having a third source terminal coupled to the output terminal and a third gate terminal of the third MOSFET coupled to a third drain terminal; a fourth MOSFET having a fourth gate terminal coupled to the first gate terminal and a fourth source terminal coupled to the first potential; a fifth MOSFET having a fifth gate terminal coupled to the third gate terminal and a fifth source terminal coupled to a fourth drain terminal. a sixth MOSFET having a sixth drain terminal coupled to the third drain terminal and a sixth source terminal coupled to a second potential; a seventh MOSFET having a seventh gate terminal coupled to a sixth gate terminal, a seventh source terminal coupled to the second potential, and a seventh drain terminal coupled to a fifth drain terminal of the fifth MOSFET, wherein the seventh gate terminal is coupled to the seventh drain terminal; an eighth MOSFET having an eighth source terminal coupled to the first potential and an eighth gate terminal coupled to the first gate terminal; and a ninth MOSFET having a ninth source terminal coupled to an eighth drain terminal, wherein the ninth source terminal is configured to have the same voltage level as at the second drain terminal.
- 17. The output driver circuit of claim 16, wherein the output driver circuit further comprises a current limiting circuit comprising:
a tenth MOSFET having a tenth drain terminal coupled to a ninth drain terminal of the ninth MOSFET, a tenth gate terminal coupled to a predetermined voltage and a tenth source terminal coupled to the second potential; and an eleventh MOSFET having an eleventh drain terminal coupled to the first gate terminal of the first MOSFET, an eleventh gate terminal coupled to the tenth drain terminal and a eleventh source terminal coupled to the second potential, wherein the eleventh MOSFET operates to limit the output current flowing through the output terminal.
- 18. The output driver circuit of claim 16, wherein the output driver circuit further comprises an impedance adjustment circuit to adjust an output impedance to an operational amplifier, the impedance adjustment circuit comprising:
a feedback resistance (Rf) having a first Rf terminal and a second Rf terminal, the first RF terminal coupled to the output terminal and the second Rf terminal coupled to the first input of the operational amplifier; a feedback output node where the second Rf terminal is coupled to the ninth drain terminal of the ninth MOSFET; a predetermined voltage bias potential coupled to the second input of the operational amplifier; a current generator coupled to the feedback output node, wherein the output impedance is based upon a value of the feedback resistance.
- 19. The circuit of claim 18, wherein the output impedance is determined by the ratio of Rf divided by 1+B, where B is geometric ratio (Width/Length) of the first MOSFET to the eighth MOSFET.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of commonly-assigned U.S. patent application Ser. No. 09/564,254, (Atty Docket No. 010262-0011900US), entitled “Indirect Current Sensing,” by B. Fotouhi, filed May 4, 2000.
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09564254 |
May 2000 |
US |
| Child |
10011564 |
Nov 2001 |
US |