Claims
- 1. A variable delay line having an input, an output, and at least one first logic gate having an input coupling to the input of the delay line and providing a first current at an output, having a capacitive lead, coupling to the output of the delay line, CHARACTERIZED BY:
- at least one second logic gate having an input coupling to the input of the first logic gate and providing a second current to an output; and
- a variable current limiter disposed between the first logic gate output and the second logic gate output;
- wherein the variable current limiter, in response to an analog control signal, varies the amount of second current added to the first current which, when combined with the capacitive lead, substantially determines the amount of delay through the delay line.
- 2. The variable delay line as recited in claim 1, wherein the current limiter is a transmission gate.
- 3. The variable delay line as recited in claim 2, wherein the logic gates are inverters.
- 4. The variable delay line as recited in claim 2, wherein the logic gates are CMOS inverters and the transmission gates are complementary MOSFETs with common sources and drains.
- 5. A variable delay line having and an input, an output and a string of first logic gates connected between the input and the output of the delay line, each of the first logic gates having an input and providing a first current to an output having a capacitive lead, CHARACTERIZED BY:
- a plurality of second logic gates, each gate having an input and providing to an output a second current, the input coupling to a corresponding input of a first logic gate, and
- a plurality of variable current limiters, each disposed between the outputs of corresponding first and second logic gates;
- wherein the variable current limitors, in response to an analog control signal, varies the amount of second current added to the first current which, when combined with the capacitive load, substantially determines the amount of delay through the delay line.
- 6. The variable delay line as recited in claim 5, wherein each of the plurality of current limiters is a transmission gate.
- 7. The variable delay line as recited in claim 6, wherein the logic gates are inverters.
- 8. The variable delay line as recited in claim 6, wherein the logic gates are CMOS inverters and the transmission gates are complementary MOSFETs with common sources and drains.
- 9. The variable delay line as recited in claim 7, wherein the input of the delay line is coupled to the output thereof to form a ring oscillator.
- 10. The variable delay line as recited in claim 9, further characterized by a phase detector, coupling to the output of the delay line and responsive to a reference signal, for generating the control signal.
Parent Case Info
This application is a continuation of application Ser. No. 08/023243, filed on Feb. 25, 1993, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0456231 |
Nov 1391 |
EPX |
0253914 |
Jan 1988 |
EPX |
0306662 |
Mar 1989 |
EPX |
0317759 |
May 1989 |
EPX |
0347983 |
Dec 1989 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
23243 |
Feb 1993 |
|