This application claims priority to Korean Patent Application No. 10-2004-0061420, filed on Aug. 4, 2004, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to a wired/wireless communication system and, more particularly, to a wired/wireless communication receiver including an improved equalizer and a communication method.
2. Description of Related Art
Devices such as computers and mobile communication terminals connected to a LAN (local area network) for wired/wireless communications transmit/receive data using communication signals. A CCK (complementary code keying) signal defined by IEEE 802.11, one of the communication signals, is transmitted/received at a transfer rate of maximum 11 Mbps in a frequency band of 2.4 GHz.
Signals transmitted from a transmitter fade while passing through a multipath channel environment and the fading signals are received by a receiver. The multipath fading causes a signal delay and inter-signal interference. This inter-signal interference generates transmission error and brings about degradation of the performance of the receiver. The receiver needs equalization for compensating signal distortion, interference and energy loss generated when signals are transmitted through a multipath. A transmission theory about radio LAN signals such as the CCK signal is disclosed in detail in U.S. Pat. No. 6,256,508 and U.S. 2002/0159422.
An equalizer of the receiver uses an FIR (finite impulse response) filter and compensates signal distortion, interference and energy loss caused by multipath delay. The FIR filter generates delay signals, respectively multiplies the delay signals by predetermined coefficients, and sums up the multiplied signals. The delay signals are obtained by delaying an input signal by sampling time. The number of multipliers multiplying the delay signals by the predetermined coefficients or the number of the predetermined coefficients corresponds to the number of taps of the FIR filter. In a long multipath channel environment having a large delay, compensation performance is generally improved as the number of taps is increased. However, in a short multipath channel environment, the compensation performance is not always improved in proportion to the number of taps in the equalizer. In the case where the number of taps of the FIR filter is increased excessively in the short multipath channel environment, signal interference is further increased when delay signals having a large delay are synthesized to degrade the performance of compensating received signals.
According to an embodiment of the present disclosure, a wired/wireless communication receiver includes a delay spread estimation unit, a factor updating unit, and an equalizer. The delay spread estimation unit estimates a delay spread value of a received signal and uses a symbol boundary information signal to determine a filtering tap length value and a filtering step size value from an estimated delay spread value. The factor updating unit updates filtering factors using the filtering tap length value and the filtering step size value. The equalizer compensates distortion of the received signal using the filtering factors. The receiver can further include a delay unit that delays the received signal input to the delay spread estimation unit and outputs the delayed signal as the received signal input to the equalizer. The delay spread estimation unit decides the filtering tap length value and filtering step size value for every frame.
According to another embodiment of the present disclosure, a signal receiving method for wired/wireless communications estimates a delay spread value of a received signal using a symbol boundary information signal, and decides a filtering tap length value and a filtering step size value from the estimated delay spread value. Furthermore, the method updates filtering factors using the filtering tap length value and the filtering step size value, and compensates distortion of the received signal using the filtering factors.
Preferred embodiments of the present disclosure will be described below in more detail, with reference to the attached drawings in which:
Embodiments of the present disclosure will now be described more fully with reference to the accompanying drawings. The invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of the invention to those skilled in the art. Throughout the drawings, like reference numerals refer to like elements.
The RF module 310 receives a wired/wireless communication signal, such as a CCK signal from an allocated channel, and extracts a baseband analog signal from the received signal. The analog-digital converter 320 converts the baseband analog signal extracted by the RF module 310 into a digital signal. The receiving filter 340 compensates a signal energy lost in a multipath fading channel and filters the digital signal output from the analog-digital converter 320 to improve CIR characteristic of the received signal.
The carrier-wave phase offset compensation unit 350 removes a phase offset in the output signal of the receiving filter 340 to output a received signal PCI from which the offset has been removed. For this, the carrier-wave phase offset compensation unit 350 includes a phase compensation logic 351 that generates a phase control signal using a FLL (frequency-locked loop) and a PLL (phase-locked loop) and a multiplication logic 352 that multiplies the phase control signal by the output signal of the receiving filter 340. The phase compensation logic 351 can generate the phase control signal using an output signal of a following logic, such as an output signal EQO of the equalizer 370 (connections not shown).
The equalizer 370 compensates distortion of a signal EQI input thereto and outputs the signal EQO. The output signal EQO of the equalizer 370 may be input to an RS (Reed Solomon) decoder. The decoder decodes the signal EQO according to a predetermined method to generate audio data and video data.
The symbol boundary detection unit 380 generates a symbol boundary information signal SBI from the output signal of the receiving filter 340. The output signal of the receiving filter 340 corresponds to a channel impulse response signal for each of signal components comprising a symbol as shown in
As described above, the number of taps of filters used as the equalizer 370 may be large, such that a long channel multipath delay environment such as an indoor or outdoor environment having a complicated structure can be handled. The number of taps and step sizes of the filters are selected such that the equalizer 370 having a large number of taps has optimized performance for a short channel multipath delay environment such as a general indoor environment.
For this, the RMS delay spread estimation unit 390 estimates an RMS delay spread value στ of the signal PCI output from the carrier-wave phase offset compensation unit 350 and determines a filtering tap length value TLV and a filtering step size value SSV from an estimated RMS delay spread value στ. The signal PCI output from the carrier-wave phase offset compensation unit 350 appears as a channel impulse response signal. The RMS delay spread estimation unit 390 estimates the magnitude of the channel impulse response signal, which decreases with delay time, and determines RMS delay spread power from the estimated channel impulse response signal magnitude to extract the RMS delay spread value στ. The RMS delay spread estimation unit 390 determines the filtering tap length value TLV and the filtering step size SSV for predetermined symbols (N symbols) for every frame to apply them to the current frame. The RMS delay spread estimation unit 390 will be described in more detail with reference to
The factor updating unit 395 updates filtering factors W1 through WL using the filtering tap length value TLV and the filtering step size value SSV determined by the RMS delay spread estimation unit 390. The equalizer 370 compensates distortion of the received signal EQI using the updated filtering factors W1 through WL.
In the construction of
In
The power calculator 410 determines squares ak2 of the impulse response magnitudes ak averaged for the N symbols, estimated by the CIR estimator 391. Here, the determined squares ak2 are proportional to the power of the received signal PCI. The power calculator 410 determines the squares ak2 of the impulse response magnitudes ak to estimate a power delay profile, for example, as shown in
The first component calculator 420 sum the squares ak2 for a delay time sequence index k=1 to N to obtain a first component for determining the delay spread value στ, as represented by Expression 1. The second component calculator 430 obtains a second component for determining the delay spread value στ from Expression 2, and the third component calculator 440 obtains a third component for determining the delay spread value στ from Expression 3.
The RMS mean delay calculator 450 determines the delay spread value στ from the determined first, second and third components, as represented by Expressions 4, 5 ad 6. In Expression 6, E[ ] denotes a mean.
When the RMS delay spread calculator 392 determines the delay spread value στ using the impulse response magnitudes ak averaged for the N symbols, the decision unit 393 determines the filtering tap length value TVL and the filtering step size SSV from the delay spread value στ. The decision unit 393 includes a step size decision part 460 and a tap length decision part 470. The step size decision part 460 can extract a register storage value corresponding to the delay spread value στ to output it as the filtering step size value SSV. The tap length decision part 470 can extract another register storage value corresponding to the delay spread value στ to output it as the filtering tap length value TLV.
The filtering factors W1 through WL are output from the factor updating unit 395 of
The feed-forward filter 374 executes a first FIR filtering for the received signal EQI using the filtering factors W1 through WL output from the factor updating unit 395. The feed-forward filter 374 has the FIR filter structure shown in
The filtering factors W1 through WL used in the feed-forward filter 374 can be identical to or different from the filtering factors W1 through WL used in the feed-back filter 377. The factor updating unit 395 may determine the filtering factors W1 through WL using the error signal ERR and the distortion-compensated signal EQO in addition to the filtering tap length value TLV and the filtering step size value SSV decided by the RMS delay spread estimation unit 390. The factor updating unit 395 can make parts of the filtering factors W1 through WL, which are multiplied by signals having longer delay, zero in response to the filtering tap length value TLV and decide new values of factors that are not zero in response to the step size value SSV. The new filtering factors can be determined by a function of the filtering factors before updated, the step size value SSV, the error signal ERR and the distortion-compensated signal EQO.
As described above, the wired/wireless communication receiver 300 estimates the delay spread value στ due to multipath delay for every frame on the basis of the RMS delay spread and determines the filtering tap length and the filtering step size for operating the equalizer 370 based on the estimated delay spread value στ to compensate distortion of the received signal by a variable operation of the equalizer 370 in accordance with channel length environment.
The wired/wireless communication receiver 300 according to an embodiment of the present disclosure can optimize the performance of the equalizer designed to have a large number of taps to prepare against a longer multipath delay environment such as an indoor or outdoor environment having a complicated structure, wherein the performance is not deteriorated in a shorter multipath delay environment such as a general indoor environment.
While embodiments of the present disclosure has been particularly shown and described, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
10-2004-0061420 | Aug 2004 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5119401 | Tsujimoto | Jun 1992 | A |
6021161 | Yamaguchi et al. | Feb 2000 | A |
7133474 | Ramasubramanian et al. | Nov 2006 | B2 |
20020176482 | Chien | Nov 2002 | A1 |
20020181575 | Birru | Dec 2002 | A1 |
20030021359 | He | Jan 2003 | A1 |
20030026360 | Ramasubramanian et al. | Feb 2003 | A1 |
20030058962 | Baldwin | Mar 2003 | A1 |
20040161029 | Malladi et al. | Aug 2004 | A1 |
20050036541 | McKown | Feb 2005 | A1 |
20050159120 | Garg et al. | Jul 2005 | A1 |
20060125817 | He | Jun 2006 | A1 |
Number | Date | Country |
---|---|---|
0851637 | Jan 1998 | EP |
01 182836 | Feb 2002 | EP |
010114030 | Dec 2001 | KR |
Number | Date | Country | |
---|---|---|---|
20060029164 A1 | Feb 2006 | US |