This is a continuation application of International Application PCT/JP2008/070214, filed on Nov. 6, 2008, the contents of which are herein wholly incorporated by reference.
The present invention relates to wireless base stations which communicate wirelessly with wireless terminals according to OFDMA (Orthogonal Frequency Division Multi Access).
Currently, in the 3GPP (3rd Generation Partnership Project), LTE (Long Term Evolution) is under study with a view to dramatically improving high-speed data rate and frequency usage efficiencies and realizing low latency in order to cope with rapidly increasing multimedia traffic. In LTE, OFDMA (Orthogonal Frequency Division Multi Access) is employed as a wireless access scheme and improvements are being made on the performance (see 3GPP TS36.300 V8.5.0 (2008-05), 3GPP TS36.321 V8.2.0 (2008-05), and 3GPP TS36.211 V8.3.0 (2008-05), for example).
In wireless communication systems employing OFDMA, system bandwidth (subcarriers) may be widened in order to increase a maximum number of users to be handled or to raise the communication rate. In wireless communication systems wherein various system bandwidths exist, wireless base stations are previously implemented with the capacity to process a maximum system bandwidth so as to be able to cope with the various system bandwidths of the different wireless communication systems.
The Layer 2 processor 501 processes signals at the Data Link Layer and controls, for example, radio links and the allocation of radio resources. The Layer 1 processor 502 processes signals at the Physical Layer and performs, for example, baseband processing such as channel coding, modulation, and subcarrier mapping.
To enable a wireless base station to operate over a wide system bandwidth, devices having high processing capability and thus expensive are often used as the Layer 2 and Layer 1 processors 501 and 502. Where devices with moderate processing capability are used in order to prevent increase in cost, an additional circuit block including Layer 2 and Layer 1 processors 501 and 502 is often used.
Meanwhile, there has been provided a transmitter in which a plurality of subcarriers to be subjected to IDFT (Inverse Discrete Fourier Transformation) are divided into groups so that an oversampling process can be performed to make it unnecessary to increase the sampling frequency of digital-to-analog and analog-to-digital converters (see Japanese Laid-open Patent Publication No. 2003-224538, for example).
In cases where the circuit block including Layer 2 and Layer 1 processors is added in order to widen the system bandwidth, however, a problem arises in that since parameters are exchanged between the circuit blocks, the signal processing capability lowers due to increased load on the bus.
In this case, the Layer 2 processors 501 and 511 exchange parameters with each other to determine, for example, the manner of how radio resources out of the entire system bandwidth are to be allocated to users. Also, the Layer 2 processors 501 and 511 exchange parameters with the Layer 1 processors 512 and 502, respectively, to determine the manner of how channel coding is to be executed within the entire system bandwidth. Consequently, the load on the bus increases, lowering the signal processing capability.
According to an aspect of the invention, a wireless base station which communicates wirelessly with wireless terminals, includes: a plurality of signal processing circuits configured to process signals at data link and physical layers; and a plurality of transmission units configured to wirelessly transmit the signals processed by respective ones of the signal processing circuits, wherein the plurality of signal processing circuits are associated with respective subcarrier groups into which subcarriers are grouped, to process the signals at the data link and physical layers, and wherein a number of the plurality of signal processing circuits configured to process the signals is varied in accordance with a number of users managed by the wireless base station and a communication rate.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
Embodiments of the present invention will be described below with reference to the accompanying drawings, wherein like reference numerals refer to like elements throughout.
For example, the M subcarriers are divided into n groups G1 to Gn, as illustrated in
In this manner, the wireless base station divides the system bandwidth to be processed thereby into the multiple groups G1 to Gn and causes the signal processing circuits 1a to 1n constituted by respective independent circuit blocks to process signals of the respective subcarrier groups G1 to Gn.
This permits the signal processing circuits 1a to 1n to process signals at the Data link and Physical Layers without the need to exchange parameters with each other, whereby the system bandwidth can be widened without increasing the load on the bus.
A first embodiment will be now described in detail with reference to the drawings.
The circuit block 10 has an R-M-S section 11, a CC section 12, and an MM-SM-IDFT-GI section 13. Like the circuit block 10, the other circuits blocks 20, 30 and 40 respectively include R-M-S sections 21, 31 and 41, CC sections 22, 32 and 42, and MM-SM-IDFT-GI sections 23, 33 and 43. In the following, the circuit block 10 alone will be explained.
The R-M-S section 11 performs processes on Layer 2 as defined in the OSI reference model (Open System Interconnection reference model). Although not illustrated, the R-M-S section 11 includes an RLC (Radio Link Control) unit, a MAC (Medium Access Control) unit, and a scheduling unit.
The RLC unit performs radio link control, a process for segmenting data into a transport block size, and an ARQ (Automatic Repeat reQuest) process for correcting errors that failed to be remedied by HARQ (Hybrid Automatic Repeat reQuest).
The MAC unit assists the transmission of signals at Layer 1 (through the CC section 12 and the MM-SM-IDFT-GI section 13). The MAC unit performs radio resource allocation control, a process for determining a transport block size that can be transmitted, and a HARQ process for correcting errors.
The scheduling unit performs electric power control for transmit signals, HARQ control, scheduling for individual users, and priority control.
The CC section 12 performs processes on Layer 1 in the OSI reference model. The CC section 12 performs channel coding including CRC (Cyclic Redundancy Checking) attachment, convolution, turbo encoding, rate matching, RB segmentation and interleaving.
The MM-SM-IDFT-GI section 13 performs processes on Layer 1 in the OSI reference model. Although not illustrated, the MM-SM-IDFT-GI section 13 includes a modulating mapping unit, a subcarrier mapping unit, an IDFT unit, and a GI (Guard Interval) unit.
The modulation mapping unit performs a modulation process such as 16 QAM (Quadrature Amplitude Modulation) and 64 QAM.
The subcarrier mapping unit maps modulating data onto an OFDM subcarrier (resource element).
The IDFT unit converts the subcarrier to a signal (sampling data) on the time axis.
The GI unit performs a guard interval process on the sampling data.
The adders 46 to 48 add up electric power levels of the transmit data output from the circuit blocks 10, 20, 30 and 40, and output the results for transmission through the air.
In
In this case, the wireless interface illustrated in
For example, the circuit block 10 processes the group G1 of the system bandwidth. The circuit block 20 processes the group G2 of the system bandwidth, and the circuit block 30 processes the group G3 of the system bandwidth. The circuit block 40 processes the group G4 of the system bandwidth.
Thus, the system bandwidth is divided into the groups G1 to G4, and the groups G1 to G4 of the system bandwidth are processed by the respective circuit blocks 10, 20, 30 and 40 so that the output electric power levels of the circuit blocks 10, 20, 30 and 40 may be added up. Since it is unnecessary to exchange parameters between the circuit blocks 10, 20, 30 and 40, the load on the bus can be reduced, making it possible to improve the processing capacity.
Where a system bandwidth of 2×M subcarriers is to be processed by the wireless base station, two out of the four circuit blocks 10, 20, 30 and 40 suffice. In this case, the groups G1 and G2 of the system bandwidth are processed by the respective two circuit blocks 10 and 20, for example, of the wireless base station, and the transmit signal is output from the adder 47 for transmission through the air. Alternatively, the groups G3 and G4 of the system bandwidth are processed by the two circuit blocks 30 and 40, respectively, and the transmit signal is output from the adder 48 for transmission through the air.
The manner of how the system bandwidth is processed in the wireless interface will be now explained. In the following, it is assumed that the wireless interface illustrated in
The following Equation (1) represents a general formula for IDFT:
F(k) indicates the subcarriers, f(n) indicates sampling data, and WN indicates a rotator.
Provided the system bandwidth illustrated in
In Equation (2), F(0) to F(7) correspond to 2×4 (M=4) subcarriers, respectively, in
The circuit block 20 processes the subcarriers F(4) to F(7) belonging to the group G2. Thus, the circuit block 10 performs an arithmetic operation indicated by the following Equation (4):
The results of the arithmetic operations by the circuit blocks 10 and 20 are added together by the adder 47. That is, the results of the arithmetic operations indicated by Equations (3) and (4) are added together, as indicated by the following Equation (5), to obtain the output to be transmitted through the air:
The result of Equation (5) equals that of Equation (2). In other words, Equation (5) proves that by dividing the subcarriers into groups, then processing the groups by the respective circuit blocks 10 and 20 and adding the processing results together, it is possible to process the signals of all subcarriers of the system bandwidth, without the need to exchange parameters between the circuit blocks 10 and 20.
The following describes the manner of how radio resources are allocated at the wireless interface. Let it be assumed that, in the system bandwidth illustrated in
For example, at time t1, the subcarriers of the group G1 are allocated to the users A and B by the circuit block 10, and the subcarriers of the group G2 are allocated to the users D, E, F and G by the circuit block 20. Likewise, the subcarriers of the group G3 are allocated to the users I and J by the circuit block 30, and the subcarriers of the group G4 are allocated to the users K, L, M, O and P by the circuit block 40.
In this manner, the system bandwidth is divided into groups, and the circuit blocks 10, 20, 30 and 40 are caused to process the signals of the respective groups G1 to G4 of the system bandwidth. Then, the electric power levels of the transmit signals obtained through the processing of the system bandwidth by the circuit blocks 10, 20, 30 and 40 are added up and output for transmission through the air. It is therefore unnecessary to exchange parameters between the circuit blocks 10, 20, 30 and 40, whereby the load on the bus is reduced, making it possible to restrain lowering in the processing capacity.
The number of the circuit blocks 10, 20, 30 and 40 illustrated in
Specifically, a switching device is provided which activates the circuit blocks 10, 20, 30 and 40 in accordance with the number of users or the communication rate. For example, a switching device for turning on and off the power supply to the circuit blocks 10, 20, 30 and 40 may be provided. The switching device is operated such that the number of the activated circuit blocks 10, 20, 30 and 40 is increased when the number of users or the communication rate is to be increased.
Also, the switching device is configured to activate a suitable one of the adders 46 to 48 depending on which ones of the circuit blocks 10, 20, 30 and 40 are activated. For example, when all of the circuit blocks 10, 20, 30 and 40 are to be activated, the switching device activates the adder 46. When the circuit blocks 10 and 20 are to be activated, the switching device activates the adder 47, and when the circuit blocks 30 and 40 are to be activated, the switching device activates the adder 48.
Accordingly, where the circuit blocks 10, 20, 30 and 40 and the adder 46 have been activated in accordance with the number of users or the communication rate, the wireless base station can process a system bandwidth of 4×M subcarriers. Also, where the circuit blocks 10 and 20 and the adder 47 or the circuit blocks 30 and 40 and the adder 48 have been activated, the wireless base station can process a system bandwidth of 2×M subcarriers.
A second embodiment will be now described in detail with reference to the drawings. In the second embodiment, codes are used for identical subcarriers to multiplex transmit signals.
The circuit block 50 has an R-M-S section 51, a CC section 52, and an MM-CA-SM-IDFT-GI section 53. The R-M-S section 51 and the CC section 52 are respectively identical with the R-M-S section 11 and the CC section 12 explained above with reference to
The MM-CA-SM-IDFT-GI section 53 performs processes on the Layer 1 in the OSI reference model. Like the MM-SM-IDFT-GI section explained above with reference to
The subcarriers of the groups G1 to G4 are illustrated in detail in the lower part of
Let us suppose that each of the circuit blocks 50, 60, 70, 80, 90, 100, 110 and 120 illustrated in
More specifically, the circuit block 50 processes the group G1 of the system bandwidth illustrated in
Code multiplexing will be now explained. Equation (6) below represents code multiplexing in accordance with a Hadamard matrix.
The 4×4 matrix on the left-hand side of Equation (6) represents a Hadamard matrix, and the 4×1 matrix on the left-hand side represents Tx (transmit) symbol data. In the Tx symbol data, P1 to P4 indicate transmit powers, and ejθ1 to ejθ4 indicate phases of the symbol data. The right-hand side of the equation indicates transmit powers of the subcarriers #2n to #2n+3.
Where n on the right-hand side of Equation (6) is “0”, the four entries on the right-hand side correspond to #0 to #3, respectively, illustrated in
In
The MM-CA-SM-IDFT-GI sections 53, 63, 73 and 83 process the part of the system bandwidth indicated by the arrow A1 in
Although not illustrated in
In
In the block diagram of
Thus, by performing code multiplexing in the circuit blocks 50, 60, 70, 80, 90, 100, 110 and 120, it is possible to transmit more information.
A third embodiment will be now described in detail with reference to the drawings. In the first embodiment, the divided subcarrier groups are individually continuous in terms of frequency. According to the third embodiment, the subcarriers are grouped so as to be dispersed in terms of frequency, and the subcarrier groups are processed by the respective circuit blocks.
In this case, the wireless interface illustrated in
Also, the subcarriers of the individual groups G1 to G4 are dispersed so as not to be continuous in terms of frequency. For example, the group G1 is subdivided into four subgroups G1#0 to G1#3 of M/4 subcarriers which are dispersed in terms of frequency, as illustrated in
In order to process the frequency dispersed groups of the system bandwidth, each of the circuit blocks 10, 20, 30 and 40 illustrated in
For example, the subcarriers of the group G1 to be processed by the circuit block 10 are: F(0 to F(M/4-1), F(7M/4) to F(8M/4-1), F(11M/4) to F(12M4-1), and F(13M/4) to F(14M/4-1), as illustrated in
Likewise, the IDFT units of the circuit blocks 20, 30 and 40 can subject the subcarriers of their respective frequency dispersed subgroups to IDFT processing by clipping appropriate subcarriers to zero, as indicated by the following Equations (8) to (10):
Thus, by grouping subcarriers dispersed in terms of frequency and having the groups processed by the respective circuit blocks 10, 20, 30 and 40, it is possible to reduce the influence of noise and the like.
A fourth embodiment will be now described in detail with reference to the drawings. In the first embodiment, the system bandwidth is divided into equal parts to be processed by the respective circuit blocks. According to the fourth embodiment, the system bandwidth is divided unequally to be processed by the respective circuit blocks.
Since each of the circuit blocks 10 and 20 illustrated in
The scheduling units in the R-M-S sections 11 and 21 of the circuit blocks 10 and 20 equalize the electric power within the system bandwidth. For example, the scheduling unit in the circuit block 10 equalizes the electric power so that the transmit power of the group G1 may become equal to: the transmit power per antenna×(M/N), and the scheduling unit in the circuit block 20 equalizes the electric power so that the transmit power of the group G2 may become equal to: the transmit power per antenna×{(N−M)/N}.
Thus, even though the system bandwidth is not grouped into equal parts, it is possible to process the system bandwidth without exchanging parameters between the circuit blocks 10 and 20.
A fifth embodiment will be now described in detail with reference to the drawings. In the fifth embodiment, different system bandwidths are processed flexibly by using a combination of multiple antennas.
The outputs of the circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220, indicated by encircled numbers, are connected to the inputs of adders 231 to 234 as indicated by the corresponding encircled numbers. The outputs of the adders 231 to 234 are connected to antennas ANT1 to ANT4, respectively.
The circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220 each have the capability to process M subcarriers. At the adder 231, the inputs 3 through 8 are clipped to “0”, so that only the inputs 1 and 2 are added up and output. At the adder 232, the inputs 1, 2 and 5 to 8 are clipped to “0”, and thus, only the inputs 3 and 4 are added together and output. At the adder 233, the inputs 1 to 4 and 8 are clipped to “0” and only the inputs 5 to 7 are added up and output. At the adder 234, the inputs 1 through 7 are clipped to “0”, so that the input 8 alone is output.
As illustrated in
Also, as illustrated in
As illustrated in
Where the system bandwidth of data illustrated in
The M subcarriers of the group G1 are processed, for example, by the circuit block 150 illustrated in
The electric power outputs of the circuit blocks 150 and 160 are added together by the adder 231 to be transmitted from the antenna ANT1 into the air. The electric power outputs of the circuit blocks 170 and 180 are added together by the adder 232 to be output from the antenna ANT2 into the air.
Where the system bandwidth of 3M subcarriers illustrated in
The M subcarriers of the group G5 are processed, for example, by the circuit block 190 illustrated in
The electric power outputs of the circuit blocks 190, 200 and 210 are added together by the adder 233 to be output from the antenna ANT3 into the air.
Where the system bandwidth of M subcarriers illustrated in
The electric power output of the circuit block 220 is subjected to addition at the adder 234, and the result is output from the antenna ANT4 into the air.
The circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220 and the adders 231 to 234 are selectively activated and deactivated by a switching device so that different system bandwidths may be processed by different combinations of the circuit blocks and output from different combinations of the antennas.
For example, where the system bandwidths of data illustrated in
Thus, the multiple circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220 and the multiple adders 231 to 234 are provided, and the multiple antennas ANT1 to ANT4 are connected to the respective adders 231 to 234. This permits a plurality of system bandwidths to be flexibly processed for transmission from different combinations of the antennas.
A sixth embodiment will be now described in detail with reference to the drawings. In the sixth embodiment, the outputs of a plurality of circuit blocks are switched by switches so as to be output to any one of multiple antennas. This permits collective handover of each of the circuit blocks.
Let it be assumed that the wireless interface of
As illustrated in
Also, as illustrated in
Further, as illustrated in
As illustrated in
When handing over the destination of the output of the circuit block 150 from the antenna ANT1 to the antenna ANT2, the SW 241 controls the output of the circuit block 150 so as to be supplied to the adder 232. Consequently, after the handover, the antenna ANT1 outputs a system bandwidth of signals illustrated in
In this manner, the outputs of the multiple circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220 are switched by the SWs 241 to 248 so that the individual outputs may be supplied to any one of the multiple antennas ANT1 to ANT4. This permits collective handover of each of the circuit blocks 150, 160, 170, 180, 190, 200, 210 and 220.
A seventh embodiment will be now described in detail with reference to the drawings. In the first embodiment, users are fixedly allocated to multiple circuit blocks. According to the seventh embodiment, users are distributed among the circuit blocks.
Compared with the counterpart illustrated in
In this case, the 4×M subcarriers are divided equally into groups G1 to G4, and the divided subcarriers of the groups G1 to G4 are processed by the respective circuit blocks 10, 20, 30 and 40.
Let us suppose that 16 users, for example, are handled by means of the system bandwidth illustrated in
For example, the scheduling unit in the circuit block 10 allocates the subcarriers of the group G1 to the users A and D at time t1, and allocates the subcarriers of the group G1 to the users C and B at time t2.
For example, at time t1, the subcarriers of the group G1 are allocated to the users A and D by the circuit block 10, and the subcarriers of the group G2 are allocated to the users E, F and G by the circuit block 20. The subcarriers of the group G3 are allocated to the users I, J, K and L by the circuit block 30, and the subcarriers of the group G4 are allocated to the users M, N, O and P by the circuit block 40.
In this manner, the users are allocated to the circuit blocks 10, 20, 30 and 40 by the system manager 251. This prevents the circuit blocks 10, 20, 30 and 40 from being kept in an idle state, making it possible to improve the bandwidth efficiency and traffic.
An eighth embodiment will be now described in detail with reference to the drawings. In the eighth embodiment, a function or functions of the circuit blocks are unified, to thereby reduce the circuit size.
The circuit block 260 illustrated in
The circuit block 280 illustrated in
The circuit blocks 300, 310, 320 and 330 in
An IDFT unit 341 and a GI unit 342 are connected to the outputs of the circuit blocks 260 and 270. That is, the circuit blocks 260 and 270 share the IDFT and GI units. The IDFT unit 341 and the GI unit 342 have the same functions as the IDFT and GI units, respectively, explained above with reference to
Where the IDFT unit is shared as is the case with the circuit blocks 260 and 270, it is unnecessary to connect an adder to the output side, because the IDFT unit 341 performs the IDFT processing on the subcarriers which have been subjected to the carrier mapping by the MM-SM units 263 and 273.
An adder 343 and a GI unit 344 are connected to the outputs of the circuit blocks 280 and 290. That is to say, the circuit blocks 280 and 290 share the GI unit.
The circuit blocks 300, 310 and 320 and an adder 345 are identical with their respective counterparts of the wireless interface illustrated in
An adder 346 adds up the electric power levels of the transmit signals output from the GI units 342 and 344, the adder 345, and the circuit block 330.
Thus, by sharing the IDFT unit 341 and the GI unit 342, it is possible to reduce the circuit size. Since the GI unit 344 is also shared, moreover, the circuit size can be further reduced.
Furthermore, it is unnecessary to exchange parameters between the circuit blocks 300, 310, 320 and 330, whereby the load on the bus can be reduced.
A ninth embodiment will be now described in detail with reference to the drawings. The ninth embodiment is a combination of the first through eighth embodiments.
In
The circuitry inside the dashed line block 400 groups the subcarriers such that the subcarriers of each group are dispersed as needed in terms of frequency as explained above with reference to
A dashed line block 410 includes an R-M-S section 411, a CC section 412, an MM unit 413, a multiplier 414, and an SM-IDFT-GI section 415. Each of circuit blocks 416 and 417 has functions identical with those of the R-M-S section 411, the CC section 412, the MM unit 413, the multiplier 414 and the SM-IDFT-GI section 415.
The circuitry inside the dashed line block 410 subjects identical subcarriers to code multiplexing as explained above with reference to
Circuitry inside a dashed line block 420 includes an R-M-S section 421, a CC section 422, an MM unit 423, a multiplier 424, an adder 428, and an SM-IDFT-GI section 429. Each of circuit blocks 425 to 427 has functions identical with those of the R-M-S section 421, the CC section 422, the MM unit 423, and the multiplier 424.
The circuitry inside the dashed line block 420 performs code multiplexing and then addition, as explained above with reference to
Circuitry inside a dashed line block 430 includes an R-M-S section 431, a CC section 432, an MM-SM section 433, an IDFT unit 435, and a GI unit 436. A circuit block 434 has functions identical to those of the R-M-S section 431, the CC section 432, and the MM-SM section 433.
In the circuitry inside the dashed line block 430, the IDFT unit 435 and the GI unit 436 are shared as explained above with reference to
Circuitry inside a dashed line block 440 includes an R-M-S section 441, a CC section 442, an MM-SM-IDFT section 443, an adder 445, and a GI unit 446. A circuit block 444 has functions identical to those of the R-M-S section 441, the CC section 442, and the MM-SM-IDFT section 443.
In the circuitry inside the dashed line block 440, the GI unit 446 is shared as explained above with reference to
The SWs 451 to 458 switch the signals output from inside the respective dashed line blocks so as to be distributed to individual antennas ANT1 to ANT4, as explained above with reference to
In this manner, the first through eighth embodiments can be used in combination.
With the wireless base station and signal processing method disclosed herein, the system bandwidth can be widened while at the same time restraining lowering in signal processing capability.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiments of the present invention have been described in detail, it should be understood that various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
6201970 | Suzuki et al. | Mar 2001 | B1 |
7430195 | Utsunomiya et al. | Sep 2008 | B2 |
20090213802 | Miki et al. | Aug 2009 | A1 |
Number | Date | Country |
---|---|---|
2034759 | Mar 2009 | EP |
2003-224538 | Aug 2003 | JP |
2004-187184 | Jul 2004 | JP |
2004-248005 | Sep 2004 | JP |
2007-189360 | Jul 2007 | JP |
2007-221289 | Aug 2007 | JP |
2007-228547 | Sep 2007 | JP |
2007-336496 | Dec 2007 | JP |
2008-042249 | Feb 2008 | JP |
2008-078790 | Apr 2008 | JP |
2008-131558 | Jun 2008 | JP |
2007148610 | Dec 2007 | WO |
Entry |
---|
International Search Report for corresponding International Patent Application No. PCT/JP2008/070214, mailed Feb. 10, 2009. |
3GPP TS 36.211 V8.3.0. (May 2008); 3rd Generation Partnership Project; Technical Specification Group Radio Access Network; Evolved Universal Terrestrial Radio Access (E-UTRA); Physical Channels and Modulation (Release 8); May 2008. |
3GPP TS 36.300 V8.5.0 (May 2008); 3rd Generation Partnership Project; Technical Specification Group Radio Access Network; Evolved Universal Terrestrial Radio Access (E-UTRA) and Evolved Universal Terrestrial Radio Access Network (E-UTRAN); Overall description; Stage 2 (Release 8); May 2008. |
3GPP TS 36.321 V8.2.0 (May 2008); 3rd Generation Partnership Project; Technical Specification Group Radio Access Network; Evolved Universal Terrestrial Radio Access (E-UTRA) Medium Access Control (MAC) protocol specification (Release 8); May 2008. |
Number | Date | Country | |
---|---|---|---|
20120099570 A1 | Apr 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2008/070214 | Nov 2008 | US |
Child | 13094422 | US |