The present invention relates to magnetic data storage systems, and more particularly to a write driver circuit for a write head in a magnetic data storage system operating at high data transfer rates.
Conventional data storage systems typically write information onto a recording surface of a magnetic storage medium. These systems typically include a write head and a write driver circuit. The magnetic storage medium may be a disk drive of a computer. The write head may be an inductive coil, although other types of write heads may be used.
Information is written to the magnetic storage medium by switching a direction of current flowing through the write head. A magnetic field that is produced by the write head is stored by the magnetic storage medium. One polarity represents one digital value and the opposite polarity represents the other digital value. Data storage rates of these systems are proportional to a rate that the write driver circuit can change the direction of the write current through the write head.
A write driver circuit for a magnetic storage medium includes a first write driver sub-circuit that has an output that communicates with a first node of a write head. The first write driver sub-circuit includes a first driver circuit with an input and an output. A first feedback path communicates with the input and the output of the first driver circuit. A second write driver sub-circuit has an output that communicates with a second node of the write head. The second write driver sub-circuit includes a second driver circuit with an input and an output. A second feedback path communicates with the input and the output of the second driver circuit.
In other features, a first resistance has one end that communicates with the output of the first driver circuit. A first transistor has a base that is connected to an opposite end of the first resistance and a collector that is connected to the input of the first driver circuit. The second feedback path includes a second resistance having one end that communicates with the output of the second driver circuit. A second transistor has a base that is connected to an opposite end of the second resistance and a collector that is connected to the input of the second driver circuit.
In still other features, a first write current source communicates with the opposite end of the first resistance. A second write current source communicates with the second node of the write head. The first and second write current sources selectively drive current through the write head in a first direction. A third write current source communicates with the opposite end of the second resistance. A fourth write current source communicates with the first node of the write head. The third and fourth write current sources selectively drive current through the write head in a second direction.
In still other features, a first boost circuit decreases a first transition period between current flowing in the first direction and current flowing in the second direction. A second boost circuit decreases a second transition period between current flowing in the second direction and current flowing in the first direction.
In still other features, a first common mode (CM) current source communicates with the opposite end of the second resistance. A second common mode (CM) current source communicates with the opposite end of the first resistance.
In still other features, the first boost circuit includes a first switch that shorts the base of the first transistor. The first boost circuit turns off the first common mode current source during a first boost period. The second boost circuit includes a second switch that shorts the base of the second transistor. The second boost circuit turns off the second common mode current source during a second boost period.
In other features, a third resistance has one end that communicates with the output of the first driver circuit and an opposite end that communicates with the first node of the write head. A fourth resistance has one end that communicates with the output of the second driver circuit and an opposite end that communicates with the second node of the write head.
In other features, the write driver circuit has a substantially constant output impedance during operation, balanced differential and common mode resistance, and a substantially constant common mode voltage across the write head during operation. A first current limiter communicates with a base of the first transistor. A second current limiter communicates with a base of the second transistor.
Further areas of applicability of the present invention will become apparent from the detailed description provided hereinafter. It should be understood that the detailed description and specific examples, while indicating the preferred embodiment of the invention, are intended for purposes of illustration only and are not intended to limit the scope of the invention.
The present invention will become more fully understood from the detailed description and the accompanying drawings, wherein:
The following description of the preferred embodiment(s) is merely exemplary in nature and is in no way intended to limit the invention, its application, or uses. For purposes of clarity, the same reference numbers will be used in the drawings to identify similar elements.
Referring now to
The write driver circuit 10 according to the present invention achieves several operating requirements. The write driver circuit 10 has substantially constant output impedance at very high operating frequencies. The write head 12 sees an impedance that is predominantly resistive during operation. Second, the write driver circuit 10 balances both differential and common mode resistance. Third, the write driver circuit 10 maintains a common mode voltage level across the write head 12 with minimal fluctuation during operation. The common and differential resistance is also independent of the magnitude of the write current.
Referring to
The sub-circuit 14A includes a transistor 16A operating as a driver circuit. A collector of the transistor 16A is coupled to a voltage source Vdd. An emitter of the transistor 16A communicates with one side of the write head 12. In particular, the emitter of the transistor 16A is coupled to node D, which is coupled through a resistance R3A to head node Wop of the write head 12.
The voltage source Vdd is connected via a resistance R2A to a base of the transistor 16A. The base of the transistor 16A is designated as node E. As will be further described below, a feedback path 18A is provided between the emitter of the transistor 16A and the base of the transistor 16A. The feedback path includes a resistance R1A and a transistor 24A. The emitter of the transistor 16A is connected to one end of the resistance R1A. An opposite end of the resistance R1A is connected to a base of the transistor 24A (designate node F). A collector of the transistor 24A is connected to a one end of a resistance R2A and to the base of the transistor 16A.
A write current source IW
As can be appreciated, by switching the write current sources IW
Referring now to
To obtain current flow from Won to Wop, the write current sources IW
Referring now to
Vbe
If R1A=R1B=R3A=R3B, ICM
Vbe
Then VDF=ICM
VXZ=ICM
In addition, VW
Therefore, the voltage at the write head is zero and the write current is zero.
Referring now to
VW
Therefore, the write current causes an imbalance, which increases the voltage at the write head and increases the write current.
Referring now to
VDF=ICM
VXY=ICM
into Kirchoff's voltage equation yields:
Vbe
If R1A=R1B=R3A=R3B,
Vbe
Then, VD,W
or, VD,W
since IW
The speed of the low voltage swing at node D or X is related to the speed of the feedback loops including the resistance R1A or R1B and the transistor 24A or 24B, respectively. The speed of the feedback loop is related to a first pole of the feedback loop. The first pole is:
Therefore, increasing R2 or decreasing R1 will increase the speed. However, the speed cannot be increased beyond τf. Therefore, R1 and R2 should be selected to be approximately equal. The speed of the high voltage swing at node D or X is maximized when R2 is minimized.
As can be appreciated by skilled artisans, the values of the resistances and the magnitude of the current sources can be varied without departing from the present invention. For example, the current sources IW
Referring now to
Referring now to
In some situations, as the voltage at node D goes high, the current that is supplied by the resistor R2 and Vdd may be insufficient. The transistor 16A and/or the transistor 24A may be starved for current, which reduces switching times of the write head. Referring now to
Referring now to
When node D is low (current flowing from node X to node D), a voltage difference across the capacitor C1A charges the capacitor C1A. As node D goes from low to high during a transition from current flowing from node X to D to current flowing from node D to node X, the capacitor C1A discharges and provides additional current to the base of the transistor 16A and indirectly to transistor 24A. As a result, the transistors are supplied current during the transition, which increases the speed of the write head transition.
The additional current is provided only during the transitions from low to high. When node D is high, the capacitor C1A is not charged since there is no voltage difference across the capacitor C1A. Therefore, when node D goes from high to low during a transition from current flowing from node D to X to current flowing from node X to node D, the capacitor C1A has nothing to discharge. As a result, current is only provided when needed and power consumption is reduced.
Referring now to
Referring now to
Referring now to
The first and second driver circuits 102A and 102B include feedback circuits 114A and 114B, respectively, that are connected between inputs and outputs of the first and second driver circuit 102A and 102B, respectively. The first and second driver circuits 102A and 102B drive current through a write head 120 in first and second directions to write data to the magnetic storage medium. The higher voltage potentials of the first voltage supplies 108A and 108B are used to increase current that is supplied to the first and second driver circuits 102A and 102B, respectively. The additional current provided during write head transitions increases the speed of the write head transitions.
Referring now to
Referring now to
Referring now to
Those skilled in the art can now appreciate from the foregoing description that the broad teachings of the present invention can be implemented in a variety of forms. Therefore, while this invention has been described in connection with particular examples thereof, the true scope of the invention should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, the specification and the following claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4551772 | Sliger | Nov 1985 | A |
| 5291069 | Gooding et al. | Mar 1994 | A |
| 5331479 | Madsen | Jul 1994 | A |
| 5386328 | Chiou et al. | Jan 1995 | A |
| 5612828 | Brannon et al. | Mar 1997 | A |
| 5638012 | Hashimoto et al. | Jun 1997 | A |
| 5757215 | Schuelke et al. | May 1998 | A |
| 5781046 | Ngo et al. | Jul 1998 | A |
| 5822141 | Chung et al. | Oct 1998 | A |
| 5869988 | Jusuf et al. | Feb 1999 | A |
| 5894237 | Brannon et al. | Apr 1999 | A |
| 6052017 | Pidutti et al. | Apr 2000 | A |
| 6181496 | Price, Jr. | Jan 2001 | B1 |
| 6184727 | Price, Jr. | Feb 2001 | B1 |
| 6185057 | Masenas | Feb 2001 | B1 |
| 6191643 | Nayebi et al. | Feb 2001 | B1 |
| 6201653 | Contreras et al. | Mar 2001 | B1 |
| 6218903 | Hashimoto et al. | Apr 2001 | B1 |
| 6222695 | Canario | Apr 2001 | B1 |
| 6246269 | Schuler et al. | Jun 2001 | B1 |
| 6246533 | Davis et al. | Jun 2001 | B1 |
| 6252450 | Patti et al. | Jun 2001 | B1 |
| 6259305 | Pakriswamy | Jul 2001 | B1 |
| 6285221 | Leighton et al. | Sep 2001 | B1 |
| 6297921 | Price et al. | Oct 2001 | B1 |
| 6335643 | Ono | Jan 2002 | B1 |
| 6366421 | Teterud | Apr 2002 | B2 |
| 6373298 | Teterud et al. | Apr 2002 | B1 |
| 6396346 | Ranmuthu et al. | May 2002 | B1 |
| 6404574 | Barnett | Jun 2002 | B1 |
| 6429987 | Cheng | Aug 2002 | B1 |
| 6456148 | Patti et al. | Sep 2002 | B2 |
| 6504666 | Patti et al. | Jan 2003 | B1 |
| 6512645 | Patti et al. | Jan 2003 | B1 |
| 6512646 | Leighton et al. | Jan 2003 | B1 |
| 6532123 | Veenstra et al. | Mar 2003 | B1 |
| 6545514 | Barrow | Apr 2003 | B2 |
| 6587296 | Iroaga et al. | Jul 2003 | B1 |
| 6603623 | Fontana et al. | Aug 2003 | B1 |
| 6721115 | Price, Jr. | Apr 2004 | B2 |
| 6798591 | Barnett et al. | Sep 2004 | B2 |
| 6798598 | Suzuki et al. | Sep 2004 | B2 |
| 6813110 | Leighton et al. | Nov 2004 | B2 |
| 6831800 | Ranmuthu | Dec 2004 | B2 |
| 6879455 | Ngo et al. | Apr 2005 | B2 |
| 7006313 | Ngo | Feb 2006 | B2 |
| 7206155 | Kuehlwein et al. | Apr 2007 | B2 |
| 7277245 | Aram et al. | Oct 2007 | B1 |
| 20020186578 | Kim | Dec 2002 | A1 |
| 20030184901 | Takahashi | Oct 2003 | A1 |
| 20050190476 | Wilson et al. | Sep 2005 | A1 |
| 20060097761 | Stein et al. | May 2006 | A1 |